# SEMICONDUCTOR # TELINK SEMICONDUCTOR # Datasheet for Telink BLE SoC TLSR8267 DS-TLSR8267-E24 Ver 3.0.0 2019/3/4 ### **Keyword:** BLE; Features; Package; Pin layout; Memory; MCU; Working modes; Wakeup sources; RF Transceiver; Baseband; Clock; Timers; Interrupt; Interface; PWM; Audio; QDEC; ADC; PGA; Electrical specification; Application ### **Brief:** This datasheet is dedicated for Telink BLE SoC TLSR8267 (with external flash)/TLSR8267F512 (with 512KB internal flash)/TLSR8267F128 (with 128KB internal flash). In this datasheet, key features, working mode, main modules, electrical specification and application are introduced. Published by Telink Semiconductor Bldg 3, 1500 Zuchongzhi Rd, Zhangjiang Hi-Tech Park, Shanghai, China © Telink Semiconductor All Right Reserved ### **Legal Disclaimer** This document is provided as-is. Telink Semiconductor reserves the right to make improvements without further notice to this document or any products herein. This document may contain technical inaccuracies or typographical errors. Telink Semiconductor disclaims any and all liability for any errors, inaccuracies or incompleteness contained herein. Copyright (c) 2019 Telink Semiconductor (Shanghai) Ltd, Co. ### Information: For further information on the technology, product and business term, please contact Telink Semiconductor Company (<a href="www.telink-semi.com">www.telink-semi.com</a>). For sales or technical support, please send email to the address of: telinkcnsales@telink-semi.com telinkcnsupport@telink-semi.com DS-TLSR8267-E24 1 Ver3.0.0 # **Revision History** | Version | Major Changes | Date | Author | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------| | 0.1 | Preliminary release | 2015/4 | Cynthia | | 0.2 | Updated section 1.6 and 7.1.1, added section 11.9 | 2015/4 | L.L.J., Cynthia | | 1.0.0 | Updated package dimension figures, electrical specifications and reference design; Added TLSR8267 package related information | 2015/7 | X.S.J., H.Z.F., L.X.,<br>S.G.J., W.X., Cynthia | | 1.0.1 | Updated Tx and Rx current | 2015/7 | W.X., Cynthia | | 1.1.0 | Updated Tx output power typical value | 2015/7 | W.X., Cynthia | | 1.2.0 | Marked ANA_C<2> and ANA_C<3> as output and input pins for 32K crystal | 2015/11 | L.Y., Cynthia | | 1.3.0 | Updated connection relationship between GPIO and related modules; Updated FHS clock source. | 2016/1 | S.G.J., Cynthia | | 1.4.0 | Added TLSR8267F64ET24 package. | 2016/2 | X.X., L.X., X.S.J.,<br>Cynthia | | 1.5.0 | Modified reference schematic for TLSR8267F512ET48 | 2016/6 | L.X., Cynthia | | 1.6.0 | Updated DC characteristics and ordering information. Deleted TLSR8267F64ET24 package. | 2016/7 | L.J.R., X.S.J.,<br>Cynthia | | 1.7.0 | Added I2C and SPI usage. Added pull-up resistor statement for I2C. | 2016/10 | Z.X.D., S.G.J.,<br>Cynthia | | 1.8.0 | Updated reference design: mainly updated capacitance for DVDD3_F, DVDD3, AVDD3. Deleted Wakeup source – GPIO and renamed Wakeup source – pad as Wakeup source – IO. | 2016/10 | H.Z.F., Z.X.D.,<br>Cynthia | | 1.9.0 | Added watchdog status bit and flag clearing. | 2016/10 | Z.X.D., S.G.J.,<br>Cynthia | ### Datasheet for Telink BLE SoC TLSR8267 | Version | Major Changes | Date | Author | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------| | | Marked retention analog registers in deep sleep. | | | | | Introduced impact to the retention analog registers by watchdog reset, POR reset and chip software reset. | | | | 2.0.0 | Updated Reset and Power Management. | 2016/11 | S.G.J., Cynthia | | 2.1.0 | Modified I2C Master clock. | 2016/12 | Y.C.Q., Cynthia | | 2.2.0 | Deleted TLSR8267ET32 and TLSR8267F512AT48 packages. | 2017/3 | X.S.J., Cynthia | | 2.3.0 | Updated ordering information. | 2017/3 | X.S.J., Cynthia | | 2.4.0 | Added TLSR8267F128ET24. | 2017/3 | L.X., Cynthia | | 2.5.0 | Updated section 7.3.1 Communication protocol. | 2017/6 | S.G.J., Cynthia | | 2.6.0 | Updated section 11.1ADC clock. Added section 10.6 Timing sequence. | 2017/8 | L.Y., Y.C.Q., Cynthia | | 2.7.0 | Mainly updated section 1.2.2 RF Features, 13.4 AC characteristics. | 2017/10 | W.W.X., Cynthia | | 2.8.0 | Updated the following sections: 4.3 System clock (0x66[4:0]), 7.1.1.3 GPIO lookup table (notes), 6.2 Register configuration and 10.7 Register table (removed QDEC interrupt), | 2017/12 | S.G.J., Y.C.Q.,<br>X.W.W., Cynthia | | | 13.2 Recommended operating condition (supply rise time). | | | | 2.9.0 | Updated section 1.4 Ordering information. | 2018/10 | YY, QRF, Cynthia | | 3.0.0 | Updated section 1.2.3 Features of power management module, 4.2 Register table, 4.3 System clock, 13.3 DC characteristics | 2019/1 | LY, Cynthia | DS-TLSR8267-E24 3 Ver3.0.0 # 1 Table of contents | 1 | Overvie | w | . 11 | |---|---------|--------------------------------------------------|------| | | 1.1 Blo | ock diagram | . 11 | | | 1.2 Ke | y features | . 12 | | | 1.2.1 | General features | . 12 | | | 1.2.2 | RF Features | _ | | | 1.2.3 | Features of power management module | . 14 | | | 1.2.4 | USB features | . 14 | | | 1.2.5 | TLSR8267F512/TLSR8267F128 Flash features | . 14 | | | 1.3 Ty | pical applications | . 15 | | | | dering information | | | | 1.5 Pa | ckage | . 16 | | | 1.6 Pir | ı layout | . 20 | | 2 | Memory | and MCU | . 31 | | | 2.1 Me | emory | | | | 2.1.1 | SRAM/Register | . 31 | | | 2.1.2 | Flash | . 31 | | | 2.1.2 | .1 Page program | 32 | | | 2.1.2 | | | | | 2.1.2 | | | | | 2.1.2 | - 1 | | | | | CU | | | | | orking modes | | | | 2.3.1 | Active mode | | | | 2.3.2 | Idle mode | | | | 2.3.3 | Power-saving mode | | | | | et | | | | | ver Management | | | | 2.5.1 | Power-On-Reset (POR) and Brown-out detect | | | | 2.5.2 | Working mode switch | | | | 2.5.3 | LDO and DCDC | | | | | keup sources | | | | 2.6.1 | Wakeup source - USB | | | | | Wakeup source – 32K timer | | | | | Wakeup source – IO | | | _ | 2.6.4 | Register table | | | 3 | • | G RF Transceiver | | | | | ock diagram | | | | | nction description | | | | 3.2.1 | Turn on/off | | | | 3.2.2 | Air interface data rate and RF channel frequency | .47 | | | 3.3 | Baseb | and | 47 | |---|-------|----------|--------------------------------------------------------|----| | | 3.3.1 | Pac | ket format | 47 | | | 3.3.2 | RSS | 51 | 47 | | 4 | Clock | <b>(</b> | | 48 | | | 4.1 | Clock | sources | 48 | | | 4.2 | Regist | er table | 48 | | | 4.3 | Systen | n clock | 50 | | | 4.4 | Modu | le clock | 51 | | | 4.4.1 | AD | C clock | 51 | | | 4.4.2 | DIV | IIC clock | 52 | | 5 | Time | rs | | 53 | | | 5.1 | Timer | 0~Timer2 | 53 | | | 5.1.1 | Reg | gister table | 53 | | | 5.1.2 | Mo | de0 (System Clock Mode) | 55 | | | 5.1.3 | Mo | de1 (GPIO Trigger Mode) | 55 | | | 5.1.4 | Mo | de2 (GPIO Pulse Width Mode) | 56 | | | 5.1.5 | Mo | de3 (Tick Mode) | 58 | | | 5.1.6 | Wa | tchdog | 58 | | | 5.2 | 32K LT | TIMER | 59 | | | 5.3 | Systen | n Timer | 59 | | 6 | Inter | rupt Sy | stem | 61 | | | 6.1 | Interru | upt structure | 61 | | | 6.2 | Regist | er configuration | 61 | | | 6.2.1 | Ena | able/Mask interrupt sources | 62 | | | 6.2.2 | Inte | errupt mode and priority | 62 | | | 6.2.3 | Inte | errupt source flag | 63 | | 7 | Inter | face | | 64 | | | 7.1 | GPIO | | 64 | | | 7.1.1 | Bas | sic configuration | | | | 7. | 1.1.1 | Multiplexed functions | 64 | | | 7. | 1.1.2 | Drive strength | 65 | | | 7. | 1.1.3 | GPIO lookup table | 66 | | | 7.1.2 | | nnection relationship between GPIO and related modules | | | | 7.1.3 | | l-up/Pull-down resistor | | | | 7.2 | _ | and SWS | _ | | | 7.3 | | | | | | 7.3.1 | Cor | mmunication protocol | 78 | | | 7.3.2 | _ | gister table | | | | 7.3.3 | I2C | Slave mode | 81 | | | 7. | 3.3.1 | DMA mode | | | | 7. | 3.3.2 | Mapping mode | | | | 7.3.4 | | Master mode | | | | | | 2C Master Write transfer | | | | 7. | 3.4.2 12 | 2C Master Read transfer | 84 | | | 7.3. | .5 I2C and SPI Usage | 85 | |----|------|---------------------------------------------|-----| | 7 | .4 | SPI | 85 | | | 7.4. | .1 Register table | 85 | | | 7.4. | .2 SPI Master mode | 86 | | | 7.4. | .3 SPI Slave mode | 87 | | | 7.4. | .4 I2C and SPI Usage | 88 | | 7 | .5 | UART | 89 | | 8 | PW | /M | 92 | | 8 | .1 | Register table | 92 | | 8 | .2 | Enable PWM | 95 | | 8 | .3 | Set PWM clock | 95 | | 8 | .4 | PWM waveform, polarity and output inversion | 96 | | | 8.4. | .1 PWM waveform | 96 | | | 8.4. | .2 Invert PWM output | 96 | | | 8.4. | .3 Polarity for signal frame | 96 | | 8 | .5 | PWM mode | 97 | | | 8.5. | .1 Select PWM mode | 97 | | | 8.5. | .2 Continuous mode | 97 | | | 8.5. | .3 Counting mode | 98 | | | 8.5. | .4 IR mode | 98 | | 8 | .6 | PWM interrupt | 99 | | 9 | Aud | dio | 100 | | 9 | .1 | Audio input path | 100 | | 9 | .2 | Audio input processing | 101 | | 9 | .3 | Audio output path | 103 | | | 9.3. | .1 Rate Matching | 103 | | | 9.3. | .2 SDM | 104 | | | 9.3. | .3 Register configuration | 104 | | 9 | .4 | Audio performance | 106 | | 10 | Qua | adrature Decoder | 107 | | 1 | 0.1 | Input pin selection | 107 | | 1 | 0.2 | Common mode and double accuracy mode | 107 | | 1 | 0.3 | Read real time counting value | 110 | | 1 | 0.4 | QDEC reset | 110 | | 1 | 0.5 | Other configuration | 110 | | 1 | 0.6 | Timing sequence | 111 | | 1 | 0.7 | Register table | 112 | | 11 | ADO | C | 114 | | 1 | 1.1 | ADC clock | 114 | | 1 | | Set period | | | 1 | 1.3 | Select ADC input range | 115 | | 1 | 1.4 | Select resolution and sampling time | 115 | | | | Select input mode and channel | | | 1 | 1.6 | Enable auto mode and output | 116 | | 11.7 | ADO | C done signal | 117 | |--------|-------|--------------------------------------------------|-----| | 11.8 | ADO | C status | 117 | | 11.9 | Bat | tery detection | 117 | | 11.9 | 9.1 | Case 1: Battery directly connected to chip | 117 | | 11.9 | 9.2 | Case 2: Battery connected to chip via boost DCDC | 118 | | 11.10 | Reg | ister table | 119 | | 12 PG/ | ۹ | | 123 | | 12.1 | Pov | ver on/down | 123 | | 12.2 | Inp | ut channel selection | 123 | | 12.3 | Gai | n setting | 124 | | 12.4 | PG/ | \ output | 124 | | 12.5 | Reg | ister table | 124 | | 13 Key | Elec | ctrical Specifications | 126 | | 13.1 | Abs | olute maximum ratings | 126 | | 13.2 | Rec | ommended operating condition | 126 | | 13.3 | DC | characteristics | 127 | | 13.4 | AC ( | characteristics | 127 | | 14 App | olica | tion | 132 | | 14.1 | App | olication example for the TLSR8267ET48 | 132 | | 14. | 1.1 | Schematic | 132 | | 14. | 1.2 | Layout | 134 | | 14. | 1.3 | BOM (Bill of Material) | 134 | | 14.2 | App | olication example for the TLSR8267F512ET48 | 137 | | 14. | 2.1 | Schematic | 137 | | 14. | 2.2 | Layout | 138 | | 14. | 2.3 | BOM (Bill of Material) | 138 | | 14.3 | App | olication example for the TLSR8267F512ET32 | 141 | | 14. | 3.1 | Schematic | 141 | | 14.3 | 3.2 | Layout | 142 | | 14. | 3.3 | BOM (Bill of Material) | 142 | # 2 Table of Figures | Figure 1- 1 | Block diagram of the system | 12 | |--------------|------------------------------------------------------|--------| | Figure 1- 2 | Package dimension for TLSR8267ET48, TLSR8267F512ET48 | (Unit: | | mm) | 17 | | | Figure 1-3 | Package dimension for TLSR8267F512ET/AT32 (Unit: mm) | 18 | | Figure 1-4 | Package dimension for TLSR8267F128ET24 | 19 | | Figure 1-5 | Pin assignment for the TLSR8267ET48 | 20 | | Figure 1-6 | Pin assignment for the TLSR8267F512ET48 | 23 | | Figure 1-7 | Pin assignment for the TLSR8267F512ET/AT32 | 26 | | Figure 1-8 | Pin assignment for the TLSR8267F128ET24 | 28 | | - | Physical memory map | | | | Transition chart of working modes | | | Figure 2-3 | Block diagram for power up/down | 37 | | Figure 2-4 | Power-up sequence | 38 | | Figure 2-5 | Power-down sequence | 39 | | Figure 2-6 | Wakeup sources | 42 | | Figure 3- 1 | Block diagram of RF transceiver | 46 | | _ | Block diagram of system clock | | | Figure 7- 1 | Logic relationship between GPIO and related modules | 68 | | Figure 7- 2 | I2C timing chart | 79 | | Figure 7-3 | Byte consisted of slave address and R/W flag bit | 81 | | Figure 7-4 | Read format in DMA mode | 82 | | Figure 7-5 | Write format in DMA mode | 82 | | Figure 7-6 | Read format in Mapping mode | 83 | | Figure 7-7 | Write format in Mapping mode | 83 | | Figure 7-8 | SPI write/read command format | 88 | | Figure 7-9 | | | | Figure 8- 1 | PWM output waveform chart | 97 | | Figure 8-2 | Continuous mode | 97 | | Figure 8-3 | Counting mode | 98 | | Figure 8-4 | IR mode | 99 | | _ | Audio input path | | | Figure 9- 2 | Audio input processing | 101 | | _ | Audio output path | | | Figure 9-4 | Linear interpolation | 103 | | Figure 9- 5 | Block diagram of SDM | 104 | | • | Common mode | | | _ | 2 Double accuracy mode | | | | Read real time counting value | | | - | Shuttle mode | | | Figure 10-5 | 5 Timing sequence chart | 111 | | Figure 11- 1 | Sampling and analog-to-digital conversion process | 114 | | Figure 11- 2 Battery detect case 1 | 117 | |-------------------------------------------------|-----| | Figure 11- 3 Battery detect case2 | 118 | | Figure 12- 1 PGA block diagram | 123 | | Figure 14- 1 Schematic for the TLSR8267ET48 | 133 | | Figure 14- 2 Layout for the TLSR8267ET48 | 134 | | Figure 14- 3 Schematic for the TLSR8267F512ET48 | 137 | | Figure 14- 4 Layout for the TLSR8267F512ET48 | 138 | | Figure 14- 5 Schematic for the TLSR8267F512ET32 | 141 | | Figure 14- 6 Layout for the TLSR8267F512ET32 | 142 | DS-TLSR8267-E24 9 Ver3.0.0 # 3 Table of Tables | Table 1- 1 | Ordering information of the TLSR8267/TLSR8267F512 | 15 | |-------------|----------------------------------------------------------|-----| | Table 1-2 | Pin functions for the TLSR8267ET48 | 20 | | Table 1-3 | Pin functions for the TLSR8267F512ET48 | 23 | | Table 1-4 | Pin functions for the TLSR8267F512ET/AT32 | 26 | | Table 2- 1 | Retention analog registers in deep sleep | 34 | | Table 2- 2 | Register configuration for software reset | 35 | | Table 2-3 | afe 3V analog register to control delay counter | 38 | | Table 2-4 | Characteristics of Power-up/ Power-down sequence | 39 | | Table 2-5 | 3.3V analog registers for module power up/down control. | 40 | | Table 2-6 | Analog registers for Wakeup | 44 | | Table 2-7 | Digital register for Wakeup | 45 | | Table 3- 1 | Packet Format in standard 1Mbps BLE mode | 47 | | Table 4- 1 | Register table for clock | 48 | | Table 5- 1 | Register configuration for Timer0~Timer2 | 53 | | Table 5- 2 | Register table for System Timer | 60 | | Table 6- 1 | Register table for Interrupt system | 61 | | Table 7- 1 | GPIO lookup table | 66 | | Table 7- 2 | GPIO lookup table2 | 70 | | Table 7-3 | Analog registers for pull-up/pull-down resistor control | 72 | | Table 7-4 | Register configuration for I2C | 79 | | Table 7-5 | Register configuration for SPI | 85 | | Table 7- 6 | SPI mode | 86 | | Table 7- 7 | Register configuration for UART | 90 | | Table 8- 1 | Register table for PWM | 92 | | Table 9- 1 | Audio data flow direction | 100 | | Table 9- 2 | Register configuration related to audio input processing | 101 | | Table 9- 3 | Register configuration related to audio output path | 105 | | Table 9-4 | Codec output with 32ohm load performance | 106 | | Table 10- 1 | Input pin selection | 107 | | Table 10- 2 | Timing | 111 | | Table 10- 3 | Register table for QDEC | 112 | | Table 11- 1 | Register table related to SAR ADC | 119 | | Table 12- 1 | Analog register table related to PGA | 124 | | Table 12- 2 | Digital register related to PGA | 125 | | Table 13- 1 | Absolute Maximum Ratings | 126 | | Table 13- 2 | Recommended operation condition | 126 | | Table 13- 3 | DC characteristics | 127 | | Table 13- 4 | AC Characteristics | 127 | | Table 14- 1 | BOM table for the TLSR8267ET48 | 134 | | Table 14- 2 | BOM table for the TLSR8267F512ET48 | 138 | | | BOM table for the TLSR8267F512ET32 | | | | | | ### 1 Overview The TLSR8267/TLSR8267F512/TLSR8267F128 is Telink-developed BLE SoC solution. It's compatible with Bluetooth standard and supports BLE specification up to version 4.2. It allows easy connectivity with Bluetooth Smart Ready mobile phones, tablets, laptops, which supports BLE slave and master mode operation, including broadcast, encryption, connection updates, and channel map updates. The TLSR8267/TLSR8267F512/TLSR8267F128 is completely RoHS-compliant and 100% lead (Pb)-free. ### 1.1 Block diagram The TLSR8267/TLSR8267F512/TLSR8267F128 is designed to offer high integration, ultra-low power application capabilities. It integrates strong 32-bit MCU, BLE/2.4G Radio, 16KB SRAM, 128/256/512KB external Flash (TLSR8267) or 512KB internal Flash (TLSR8267F512) or 128KB internal Flash (TLSR8267F128), 14bit ADC with PGA, 6-channel PWM (2-channel IR), one quadrature decoder (QDEC), abundant GPIO interfaces, multi-stage power management module and nearly all the peripherals needed for Bluetooth Low Energy applications development. With the high integration level of TLSR8267/TLSR8267F512/TLSR8267F128, few external components are needed to satisfy customers' ultra-low cost requirements. DS-TLSR8267-E24 11 Ver3.0.0 Figure 1-1 Block diagram of the system ### 1.2 Key features ### 1.2.1 General features General features are as follows: - 1) Embedded 32-bit high performance MCU with clock up to 48MHz. - 2) Program memory: external 128/256/512KB Flash (TLSR8267) or internal 512KB Flash (TLSR8267F512) or internal 128KB Flash (TLSR8267F128). - 3) Data memory: 16KB on-chip SRAM. - 4) 12MHz/16MHz & 32.768KHz Crystal and 32KHz/32MHz embedded RC oscillator. - 5) A rich set of I/Os: - → TLSR8267: Up to 37 GPIOs; - → TLSR8267F512: Up to 36/21 GPIOs depending on package option; - ↑ TLSR8267F128: Up to 14 GPIOs; - ♦ DMIC (Digital Mic); - ♦ AMIC (Analog Mic); DS-TLSR8267-E24 12 Ver3.0.0 - ♦ Mono-channel Audio output; - ♦ SPI; - → I2C; - ♦ UART with hardware flow control; - → USB; - ♦ Debug Interface. - 6) Up to 6 channels of PWM, 2-channel IR. - 7) Sensor: - ♦ 14bit ADC with PGA; - ♦ Temperature sensor. - 8) One quadrature decoder. - 9) Embedded hardware AES. - 10) TLSR8267 & TLSR8267F128 operating temperature range: $-40^{\circ}$ C ~+85 $^{\circ}$ C. - 11) TLSR8267F512 operating temperature range: - ♦ ET versions: $-40^{\circ}$ C~+85°C; - $\diamond$ AT versions: -40 °C ~+125 °C. - 12) Supports Apple HomeKit without external DSP. ### 1.2.2 RF Features RF features include: - BLE/2.4GHz RF transceiver embedded, working in worldwide 2.4GHz ISM band. - 2) Bluetooth 4.2 Compliant, 1Mbps and 2Mbps LE Enhancement FIPD version. - 3) Rx Sensitivity (@BLE 1Mbps, 3.3V): -92dBm (QFN32 & QFN24 package)/-91dBm (QFN48 package). - 4) Tx output power (@3.3V): +7dBm (QFN32 & QFN24 package)/+6dBm (QFN48 package). - 5) Single-pin antenna interface. - 6) RSSI monitoring. DS-TLSR8267-E24 13 Ver3.0.0 ### 1.2.3 Features of power management module Features of power management module include: - 1) Embedded LDO. - 2) Battery monitor: Supports low battery detection. - 3) Power supply: 1.9V~3.6V. - 4) Multiple stage power management to minimize power consumption. - 5) Low power consumption: - ♦ Receiver mode current (Transceiver only): 12mA - Transmitter mode current (Transceiver only): 15mA @0dBm power, 22mA @max power - ♦ Suspend mode current: 10uA (IO wakeup), 12uA (Timer wakeup) - ♦ Deep sleep mode current: 1.7uA ### 1.2.4 USB features USB features include: - 1) Compatible with USB2.0 Full speed mode. - 2) Supports 9 endpoints. - 3) Supports ISP (In-System Programming) via USB port. ### 1.2.5 TLSR8267F512/TLSR8267F128 Flash features The TLSR8267F512/TLSR8267F128 embeds Flash with features below: - 1) TLSR8267F512 Flash: Total 512KB (4Mbits); - TLSR8267F128 Flash: Total 128KB (1Mbits); - 3) Flexible architecture: 4KB per Sector, 64KB/32KB per block; - 4) Up to 256 Bytes per programmable page; - 5) Write protect all or portions of memory; - 6) Sector erase (4KB); - 7) Block erase (32KB/64KB); - 8) Cycle Endurance: 100,000 program/erases; - 9) Data Retention: typical 20-year retention. DS-TLSR8267-E24 14 Ver3.0.0 ### 1.3 Typical applications The TLSR8267/TLSR8267F512/TLSR8267F128 can be applied to BLE systems; its typical applications include, but are not limited to the following: - ♦ Smartphone and tablet accessories - ♦ Remote Control and 3D glasses - ♦ Sports and fitness tracking - ♦ Wearable devices ### 1.4 Ordering information Table 1-1 Ordering information of TLSR8267/TLSR8267F512/TLSR8267F128\*1 | Product Series | Package | Temperature | Product Part | Packing | Minimum | | |----------------|---------|--------------|----------------------|----------|----------------|--| | Product Series | Type | Range | No. | Method*2 | Order Quantity | | | | 48-pin | | | | | | | TLSR8267 | 7x7mm | -40℃~+85℃ | TLSR8267ET48 | TR | 3000 | | | | TQFN | | | | | | | | 48-pin | | TLCD0267FF42 | | | | | | 7x7mm | -40℃~+85℃ | TLSR8267F512<br>ET48 | TR | 3000 | | | | TQFN | | LITO | | | | | TLSR8267F512 | 32-pin | -40℃~+85℃ | TLSR8267F512 | TR | 3000 | | | | 5x5mm | -40 0 185 0 | ET32 | 111 | 3000 | | | | TQFN | -40°C~+125°C | TLSR8267F512 | TR | 3000 | | | | | 40 € 1123 € | AT32 | | | | | | 24-pin | | TLSR8267F128 | | | | | TLSR8267F128 | 4x4mm | -40℃~+85℃ | ET24 | TR | 3000 | | | | TQFN | | | | | | DS-TLSR8267-E24 15 Ver3.0.0 <sup>&</sup>lt;sup>1</sup> MSL (Moisture Sensitivity Level): All of the three series are applicable to MSL3 (Based on JEDEC Standard J-STD-020). <sup>♦</sup> After the packing opened, the product shall be stored at <30°C/ <60%RH and the product shall be used <sup>♦</sup> When the color of the indicator in the packing changed, the product shall be baked before soldering. <sup>♦</sup> If baking is required, please refer to IPC/JEDEC J-STD-033 for baking procedure. $<sup>^{\</sup>rm 2}\,$ Packing method "TR" means tape and reel. The tape and reel material DO NOT support baking under high temperature. # 1.5 Package Package dimensions for TLSR8267ET48/TLSR8267F512ET48, TLSR8267F512ET32/TLSR8267F512AT32 and TLSR8267F128ET24 are shown as below. DS-TLSR8267-E24 16 Ver3.0.0 | SYMBOL | DIMENSION<br>( MM ) | | | DIMENSION<br>( MIL ) | | | |---------|---------------------|--------|------|----------------------|--------|-------| | STRIBUL | MIN . | NOM . | MAX. | MIN . | NOM . | MAX. | | А | 0.70 | 0.75 | 0.80 | 27.6 | 29.5 | 31.5 | | A1 | 0 | 0.02 | 0.05 | 0 | 0.79 | 1.97 | | А3 | 0 | .20 RE | F | 7 | .9 REF | : | | Ь | 0.18 | 0.25 | 0.30 | 7.1 | 9.8 | 11.8 | | D | 6.90 | 7.00 | 7.10 | 271.7 | 275.6 | 279.5 | | D2 | 5.60 | 5.65 | 5.70 | 220.5 | 222.4 | 224.4 | | Е | 6.90 | 7.00 | 7.10 | 271.7 | 275.6 | 279.5 | | E2 | 5.60 | 5.65 | 5.70 | 220.5 | 222.4 | 224.4 | | е | 0.50 BSC | | C | 1 | 9.7BS0 | | | К | 0.20 | | | 7.9 | | | | L | 0.35 | 0.40 | 0.45 | 13.8 | 15.7 | 17.7 | ### NOTE: - 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. REFER TO JEDEC STD. MO-220 WKKD-4. - 3. DIMENSION "b" APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.18 AND 0.30mm FROM TERMINAL TIP. 4. LEADFRAME MATERIAL IS 194FH AND THICKNESS IS 0.203MM (8 MIL). 5. DIMENSION"D"&"E" WILL INCLUDE ALL SIDE BURR INDUCED DURING ASSEMBLY. Figure 1-2 Package dimension for TLSR8267ET48, TLSR8267F512ET48 (Unit: mm) DS-TLSR8267-E24 17 Ver3.0.0 DIMENSION DIMENSION (MM) (MIL) SYMBOL MIN. NOM. MAX. MIN. NOM. MAX. A 0.70 0.75 0.80 27.6 29.5 31.5 A1 0 0.05 0 2.0 0.02 0.8 A3 0.20REF 7.9REF 0.30 7.1 0.18 0.25 9.8 11.8 b 4.90 5.00 5.10 192.9 196.9 200.8 141.7 D2 3.40 3.50 3.60 133.9 137.8 4.90 5.00 5.10 192.9 196.9 200.8 Е E2 3.40 3.50 3.60 133.9 137.8 141.7 19.7TYP 0.50TYP e 0.20 7.9 K L 0.35 0.40 0.45 13.8 15.7 17.7 h 0.30 0.35 0.40 11.8 15.7 13.8 ### NOTE: - 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. POD REF BASED ON CUSTOMER SPECS. - 3. DIMENSION "b" APPLIES TO METALLIZED TERMINAL AND IS. MEASURED BETWEEN 0.18 AND 0.30mm FROM TERMINAL TIP. - 4. LEADFRAME MATERIAL IS 194FH AND THICKNESS IS 0.203MM (8 MIL). - 5. DIMENSION"D"&"E" WILL INCLUDE ALL SIDE BURR INDUCED DURING ASSEMBLY. Figure 1-3 Package dimension for TLSR8267F512ET/AT32 (Unit: mm) DS-TLSR8267-E24 18 Ver3.0.0 | SYMBOL | DIMENSION<br>(MM) | | | DIMENSION<br>(MIL) | | | |--------|-------------------|---------|------|--------------------|---------|-------| | | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | A | 0.70 | 0.75 | 0.80 | 27.6 | 29.5 | 31.5 | | A1 | 0 | 0.02 | 0.05 | 0 | 0.8 | 2.0 | | A3 | | 0.20REF | _ | | 7.9REF | _ | | b | 0.18 | 0.25 | 0.30 | 7.1 | 9.8 | 11.8 | | D | 3.90 | 4.00 | 4.10 | 153.5 | 157.5 | 161.4 | | D2 | 2.55 | 2.65 | 2.75 | 100.4 | 104.3 | 108.3 | | Е | 3.90 | 4.00 | 4.10 | 153.5 | 157.5 | 161.4 | | E2 | 2.55 | 2.65 | 2.75 | 100.4 | 104.3 | 108.3 | | e | _ | 0.50BSC | | _ | 19.7BSC | | | K | 0.20 | _ | | 7.9 | _ | | | L | 0.35 | 0.40 | 0.45 | 13.8 | 15.7 | 17.7 | | c1 | | 0.08 | | | 3.1 | | | c2 | | 0.08 | | | 3.1 | | ### NOTE: - 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. REFER TO JEDEC STD.MO-220 WGGD-6 3. DIMENSION "b" APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.18 AND 0.30mm FROM TERMINAL TIP. - 4. LEADFRAME THICKNESS IS 0.203MM (8 MIL). Side View 5. DIMENSION"D"&"E" WILL INCLUDE ALL SIDE BURR INDUCED DURING ASSEMBLY. Figure 1-4 Package dimension for TLSR8267F128ET24 DS-TLSR8267-E24 19 Ver3.0.0 ### 1.6 Pin layout Pin assignment for the TLSR8267ET48 is as shown in Figure 1-5: Figure 1-5 Pin assignment for the TLSR8267ET48 Functions of 48 pins for the TLSR8267ET48 are described in Table 1-2: Table 1-2 Pin functions for the TLSR8267ET48 | No. | Pin Name Type | | Description | | |-----|-----------------------|-------------|----------------------------------------|--| | 1 | DMIC_DI/PWM0/ANA_A<0> | Digital I/O | DMIC data input/PWM0/GPIO/ANA_A<0> | | | 2 | DMIC_CLK/ANA_A<1> | Digital I/O | DMIC clock/GPIO/ANA_A<1> | | | 3 | DO/PWM0_N/ANA_A<2> | Digital I/O | SPI data output/PWM0 inverting output/ | | | 3 | DO/FWWO_WAWA_A\2> | Digital 1/O | GPIO/ANA_A<2> | | DS-TLSR8267-E24 20 Ver3.0.0 ### Datasheet for Telink BLE SoC TLSR8267 | No. | o. Pin Name Type Description | | | | |------|--------------------------------------------------|--------------|---------------------------------------------|--| | 110. | 1 iii iddiiic | 1,700 | SPI data input/PWM1 output/GPIO/ | | | 4 | DI/PWM1/ANA_A<3> | Digital I/O | ANA_A<3>/I2C_SDA (I2C serial data) | | | | | | SPI clock/PWM1 inverting output/GPIO/ | | | 5 | CK/PWM1_N/ANA_A<4> | Digital I/O | ANA_A<4>/I2C_SCK (I2C serial clock) | | | | | | SPI chip select (Active low)/PWM2 inverting | | | 6 | CN/PWM2_N/ANA_A<5> | Digital I/O | output/GPIO/ANA_A<5> | | | 7 | VDDDEC | PWR | - | | | 8 | DVSS | GND | Digital LDO ground | | | 9 | DVDD3 | PWR | 3.3V IO supply | | | | | | Connect external 10uF Capacitor, and | | | 10 | DVDD3_F | PWR | supply power for external Flash | | | 11 | MSDO | Digital I/O | Memory SPI data output/GPIO | | | 12 | MCLK | Digital I/O | Memory SPI clock/GPIO | | | 13 | MSCN | Digital I/O | Memory SPI chip-select (Active low)/GPIO | | | 14 | MSDI | Digital I/O | Memory SPI data input/GPIO | | | 4.5 | | D: :: 11/0 | UART_RX/Single Wire Master/ | | | 15 | UART_RX/SWM/ANA_A<7> | Digital I/O | GPIO/ANA_A<7> | | | 1.0 | DIAMAZ (CIAIC /ANIA D 40) | Disital I/O | PWM2 output/Single wire slave/GPIO/ | | | 16 | PWM2/SWS/ANA_B<0> | Digital I/O | ANA_B<0> | | | 17 | 17 PWM2_N/ANA_B<1> Digital I/O PWM2 inverting or | | PWM2 inverting output /GPIO/ANA_B<1> | | | 18 | UART_TX/PWM3/ANA_B<2> | Digital I/O | UART_TX/PWM3 output/GPIO/ANA_B<2> | | | 19 | UART_RX/PWM3_N/ANA_B<3> | Digital I/O | UART_RX/PWM3 inverting output/GPIO/ | | | 19 | OART_RX/FWWS_N/ANA_D-32 | Digital I/O | ANA_B<3> | | | 20 | DI/PWM5/ANA_B<6> | Digital I/O | SPI data input/PWM5 output/ GPIO/ | | | 20 | DIJT WWW.SJ ANA_D | Digitariyo | ANA_B<6>/I2C_SDA (I2C serial data) | | | 21 | CK/PWM5_N/ANA_B<7> | Digital I/O | SPI clock/ PWM5 inverting output/ GPIO/ | | | | | 5.6.00.170 | ANA_B<7>/I2C_SCK (I2C serial clock) | | | 22 | I2C_SDA/PWM0/ANA_C<0> | Digital I/O | I2C serial data /PWM0 output/ GPIO/ | | | | | | ANA_C<0> | | | 23 | I2C_SCK/PWM1/ANA_C<1> | Digital I/O | I2C serial clock/PWM1 output/ GPIO/ | | | | | | ANA_C<1> | | | 24 | UART_TX/PWM2/ANA_C<2> | Digital I/O | UART_TX/PWM2 output/ GPIO/ANA_C<2>/ | | | | _ | | (optional) 32KHz crystal output | | | 25 | UART_RX/PWM3/ANA_C<3> | Digital I/O | UART_RX/PWM3 output/ GPIO | | | 36 | HADT DTC/DW/844/ANA C.C | District 1/0 | /ANA_C<3>/(optional) 32KHz crystal input | | | 26 | UART_RTS/PWM4/ANA_C<4> | Digital I/O | UAR_RTS/PWM4 output/ GPIO /ANA_C<4> | | | 27 | UART_CTS/PWM5/ANA_C<5> | Digital I/O | UART_CTS/PWM5 output/ GPIO | | | 28 | AVDD3 | PWR | /ANA_C<5> | | | 28 | | Digital I/O | Analog 3.3V supply GPIO0/ANA C<6> | | | | GP0/ANA_C<6> | | <u> </u> | | | 30 | GP1/ANA_C<7> | Digital I/O | GPIO1/ANA_C<7> | | | 31 | GP2/ANA_D<0> Digital I/O | | GPIO2/ANA_D<0> | | Datasheet for Telink BLE SoC TLSR8267 | No. | Pin Name | Type Description | | | |-----|---------------------------------|------------------|---------------------------------------|--| | 32 | GP3/ANA_D<1> | Digital I/O | GPIO3/ANA_D<1> | | | 33 | GP4/ANA_D<2> | Digital I/O | GPIO4/ANA_D<2> | | | 34 | XC2 | Analog O | 12MHz/16MHz crystal output | | | 35 | XC1 | Analog I | 12MHz/16MHz crystal input | | | 36 | AVDD3 | PWR | Analog 3.3V supply | | | 37 | ANT | Analog O | RF antenna | | | 38 | AVDD3 | PWR | Analog 3.3V supply | | | 39 | GP5/ANA_D<3> | Digital I/O | GPIO5/ANA_D<3> | | | 40 | GP6/ANA_D<4> | Digital I/O | GPIO6/ANA_D<4> | | | 41 | 41 RESETB RESET Power on reset, | | Power on reset, active low | | | 42 | PWM0/ANA_D<5> | Digital I/O | PWM0 output/GPIO/ANA_D<5> | | | 43 | PWM1/ANA_D<6> | Digital I/O | PWM1 output/GPIO /ANA_D<6> | | | 44 | PWM2/ANA_D<7> | Digital I/O | PWM2 output/GPIO /ANA_D<7> | | | 45 | DWMO/SDM D/ANA E-O> | Digital I/O | PWM0 output/GPIO /SDM Positive | | | 45 | PWM0/SDM_P/ANA_E<0> | Digital I/O | output/ANA_E<0> | | | 46 | PWM1/SDM_N/ANA_E<1> | Digital I/O | PWM1 output/GPIO /SDM Negative output | | | 40 | F VVIVIT/3DIVI_IV/AIVA_E<1> | Digital I/O | /ANA_E<1> | | | 47 | DM/ANA_E<2> | Digital I/O | USB data Minus/GPIO/ ANA_E<2> | | | 48 | DP/ANA_E<3> | Digital I/O | USB data Positive/GPIO/ ANA_E<3> | | <sup>\*</sup>Note: - 1) AMIC (Analog microphone): Either {ANA\_C<5> & ANA\_C<4>} or {ANA\_C<3> & ANA\_C<2>} can be used as differential input for AMIC. When {ANA\_C<5> & ANA\_C<4>} are used as AMIC\_In, either from {ANA\_C<3> & ANA\_C<2>} should be used as Amic Bias; vice versa. - 2) I2C: ANA\_C<0> and ANA\_C<1> can be used as I2C. And I2C can also be multiplexed with SPI interface, i.e. I2C\_SDA/I2C\_SCK can be multiplexed with SPI\_DI/SPI\_CK respectively. - 3) Pins with bold typeface can be used as GPIOS. All pins from ANA\_A<0>~ANA\_E<3> have configurable pull-up/pull-down resistor. - 4) Pin drive strength: All pins support drive strength up to 4mA (4mA when "DS"=1, 0.7mA when "DS"=0) with the following exceptions: ANA\_E<1> and ANA\_E<0> support high drive strength up to 16mA (16mA when "DS"=1, 12mA when "DS"=0); ANA\_E<3> and ANA\_E<2> support high drive strength up to 12mA (12mA when "DS"=1, 8mA when "DS"=0). "DS" configuration will take effect when the pin is used as output. Please refer to section 7.1 for the corresponding "DS" register address and the default setting. DS-TLSR8267-E24 22 Ver3.0.0 Pin assignment for the TLSR8267F512ET48 is as shown in Figure 1-6: Figure 1-6 Pin assignment for the TLSR8267F512ET48 Functions of 48 pins for the TLSR8267F512ET48 are described in Table 1-3: Table 1-3 Pin functions for the TLSR8267F512ET48 | No. | Pin Name | Туре | Description | | |-----|-----------------------|-------------|------------------------------------------------------------------------|--| | 1 | DMIC_DI/PWM0/ANA_A<0> | Digital I/O | DMIC data input/PWM0/GPIO/ANA_A<0> | | | 2 | DMIC_CLK/ANA_A<1> | Digital I/O | DMIC clock/GPIO/ANA_A<1> | | | 3 | DO/PWM0_N/ANA_A<2> | Digital I/O | SPI data output/PWM0 inverting output/<br>GPIO/ANA_A<2> | | | 4 | DI/PWM1/ANA_A<3> | Digital I/O | SPI data input/PWM1 output/GPIO/<br>ANA_A<3>/I2C_SDA (I2C serial data) | | DS-TLSR8267-E24 23 Ver3.0.0 ### Datasheet for Telink BLE SoC TLSR8267 | No. Pin Name Type Description 5 CK/PWM1_N/ANA_A<4> Digital I/O SPI clock/PWM1 inverting ANA_A<4>/I2C_SCK (I2C_SCK (I2C_SC | serial clock) ow)/PWM2 ANA_A<5> A_A<6> und output und y Capacitor Master/ 7> e slave/GPIO/ | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | 6 CN/PWM2_N/ANA_A<5> Digital I/O ANA_A<4>/I2C_SCK (I2C SPI chip select (Active Ic inverting output/GPIO/ANA_A<5> Digital I/O UART_TX/GPIO/ANA_B 7 UART_TX/ANA_A<6> Digital I/O UART_TX/GPIO/ANA_B<br>8 DVSS GND Digital LDO ground Digital LDO 1.8V on Digital LDO 1.8V on Digital LDO 1.8V on Digital LDO ground DVSS GND Digital LDO ground DVDD3 PWR 3.3V IO supplementation DVDD3 PWR Connect external 10uF DVDD3_F PWR Connect external 10uF GPIO/ANA_A<5<br>13 UART_RX/SWM/ANA_A<7> Digital I/O PWM2 output/Single Wire GPIO/ANA_A<5<br>14 PWM2/SWS/ANA_B<0> Digital I/O PWM2 inverting output /GFI DIGITAL TX/PWMA T | serial clock) ow)/PWM2 ANA_A<5> A_A<6> und output und y Capacitor Master/ 7> e slave/GPIO/ | | Digital I/O inverting output/GPIO/A UART_TX/ANA_A<6> Digital I/O UART_TX/GPIO/ANA BOVSS GND Digital LDO grou VDDDEC PWR Digital LDO 1.8V o DVSS GND Digital LDO grou DVSS GND Digital LDO grou DVDD3 PWR 3.3V IO supple DVDD3_F PWR Connect external 10uF UART_RX/SwM/ANA_A<7> Digital I/O UART_RX/Single Wire GPIO/ANA_A<1 PWM2/SWS/ANA_B<0> Digital I/O PWM2 output/Single wire ANA_B<0> DVM2_N/ANA_B<1> Digital I/O PWM2 inverting output /GR | ANA_A<5> A_A<6> und utput und Y Capacitor Master/ 7> e slave/GPIO/ | | 8 DVSS GND Digital LDO group 9 VDDDEC PWR Digital LDO 1.8V or 10 DVSS GND Digital LDO group 11 DVDD3 PWR 3.3V IO supply 12 DVDD3_F PWR Connect external 10uF 13 UART_RX/SWM/ANA_A Digital I/O UART_RX/Single Wire GPIO/ANA_A GPIO/ANA_A ANA_B 14 PWM2/SWS/ANA_B Digital I/O PWM2 output/Single wire ANA_B<0> Digital I/O PWM2 inverting output /GF LIART_TX/PWM LIART_TX/PWM | und output und y Capacitor Master/ 7> e slave/GPIO/ | | 9 VDDDEC PWR Digital LDO 1.8V o 10 DVSS GND Digital LDO ground 11 DVDD3 PWR 3.3V IO supply 12 DVDD3_F PWR Connect external 10uF 13 UART_RX/SWM/ANA_A Digital I/O UART_RX/Single Wire GPIO/ANA_A 14 PWM2/SWS/ANA_B Digital I/O PWM2 output/Single wire ANA_B<0> 15 PWM2_N/ANA_B<1> Digital I/O PWM2 inverting output /GF | utput y Capacitor Master/ 7> e slave/GPIO/ | | 10 DVSS GND Digital LDO ground 11 DVDD3 PWR 3.3V IO supple 12 DVDD3_F PWR Connect external 10uF 13 UART_RX/SWM/ANA_A Digital I/O UART_RX/Single Wire GPIO/ANA_A 14 PWM2/SWS/ANA_B Digital I/O PWM2 output/Single wire ANA_B<0> 15 PWM2_N/ANA_B<1> Digital I/O PWM2 inverting output /GF | y Capacitor Master/ 7> e slave/GPIO/ | | 11 DVDD3 PWR 3.3V IO supply 12 DVDD3_F PWR Connect external 10uF 13 UART_RX/SWM/ANA_A<7> Digital I/O UART_RX/Single Wire GPIO/ANA_A 14 PWM2/SWS/ANA_B<0> Digital I/O PWM2 output/Single wire ANA_B<0> 15 PWM2_N/ANA_B<1> Digital I/O PWM2 inverting output /GF | Y<br>Capacitor<br>Master/<br>7><br>e slave/GPIO/ | | 12 DVDD3_F PWR Connect external 10uF 13 UART_RX/SWM/ANA_A<7> Digital I/O UART_RX/Single Wire GPIO/ANA_A<7 14 PWM2/SWS/ANA_B<0> Digital I/O PWM2 output/Single wire ANA_B<0> 15 PWM2_N/ANA_B<1> Digital I/O PWM2 inverting output /GF | Capacitor Master/ 7> e slave/GPIO/ | | 13 UART_RX/SWM/ANA_A<7> Digital I/O UART_RX/Single Wire GPIO/ANA_A<7 14 PWM2/SWS/ANA_B<0> Digital I/O PWM2 output/Single wire ANA_B<0> 15 PWM2_N/ANA_B<1> Digital I/O PWM2 inverting output /GF | e Master/<br>7><br>e slave/GPIO/ | | 14 PWM2/SWS/ANA_B<0> Digital I/O GPIO/ANA_A<7 14 PWM2/SWS/ANA_B<0> Digital I/O PWM2 output/Single wire ANA_B<0> 15 PWM2_N/ANA_B<1> Digital I/O PWM2 inverting output /GF | 7><br>e slave/GPIO/ | | 14 PWM2/SWS/ANA_B<0> Digital I/O ANA_B<0> 15 PWM2_N/ANA_B<1> Digital I/O PWM2 inverting output /GF | | | LIART TX/PWA | PIO/ANA B<1> | | UART TX/PWN | | | 16 | | | output/GPIO/ANA_ | | | 17 UART_RX/PWM3_N/ANA_B<3> Digital I/O output/GPIO/ANA_ | • | | 18 CN/PWM4/ANA_B<4> Digital I/O SPI chip select (Active lo | - | | output/GPIO/ ANA SPI data output/PWM4 | _ | | 19 DO/PWM4_N/ANA_B<5> Digital I/O output/GPIO/ ANA | • | | 20 DI/PWM5/ANA_B<6> Digital I/O SPI data input/PWM5 ou | | | ANA_B<6>/I2C_SDA (I2C | | | 21 CK/PWM5_N/ANA_B<7> Digital I/O ANA_B<7>/12C_SCK (I2C | | | 22 I2C_SDA/PWM0/ANA_C<0> Digital I/O I2C serial data /PWM0 ou ANA_C<0> | | | 23 I2C_SCK/PWM1/ANA_C<1> Digital I/O I2C serial clock/PWM1 ou ANA_C<1> | | | 24 UART_TX/PWM2/ANA_C<2> Digital I/O UART_TX/PWM2 or GPIO/ANA_C<2 //(optional) 32KHz cryst | 2> | | 25 UART_RX/PWM3/ANA_C<3> Digital I/O /ANA_C<3>/(optional) 33/input | out/ GPIO | | 26 UART_RTS/PWM4/ANA_C<4> Digital I/O UAR_RTS/PWM4 outp | · | | 27 UART_CTS/PWM5/ANA_C<5> Digital I/O UART_CTS/PWM5 out /ANA_C<5> | • • | | 28 AVDD3 PWR Analog 3.3V sup | pply | | 29 <b>GP0/ANA_C&lt;6&gt;</b> Digital I/O GPIO0/ANA_C< | :6> | | 30 <b>GP1/ANA_C&lt;7&gt;</b> Digital I/O GPIO1/ANA_C< | :7> | | 31 <b>GP2/ANA_D&lt;0&gt;</b> Digital I/O GPIO2/ANA_D< | <0> | | 32 <b>GP3/ANA_D&lt;1&gt;</b> Digital I/O GPIO3/ANA_D< | <1> | | 33 <b>GP4/ANA_D&lt;2&gt;</b> Digital I/O GPIO4/ANA_D< | <2> | Datasheet for Telink BLE SoC TLSR8267 | No. | Pin Name | Туре | Description | | |-----|---------------------|-------------------------------------------------------------|------------------------------------------------|--| | 34 | XC2 | Analog O | 12MHz/16MHz crystal output | | | 35 | XC1 | Analog I | 12MHz/16MHz crystal input | | | 36 | AVDD3 | PWR | Analog 3.3V supply | | | 37 | ANT | Analog O | RF antenna | | | 38 | AVDD3 | PWR | Analog 3.3V supply | | | 39 | GP5/ANA_D<3> | Digital I/O | GPIO5/ANA_D<3> | | | 40 | GP6/ANA_D<4> | Digital I/O | GPIO6/ANA_D<4> | | | 41 | RESETB | RESET | Power on reset, active low | | | 42 | PWM0/ANA_D<5> | Digital I/O | PWM0 output/GPIO/ANA_D<5> | | | 43 | PWM1/ANA_D<6> | Digital I/O | PWM1 output/GPIO /ANA_D<6> | | | 44 | PWM2/ANA_D<7> | Digital I/O | PWM2 output/GPIO /ANA_D<7> | | | 45 | PWM0/SDM_P/ANA_E<0> | Digital I/O | PWM0 output/GPIO /SDM Positive output/ANA_E<0> | | | 46 | PWM1/SDM_N/ANA_E<1> | Digital I/O PWM1 output/GPIO /SDM Negative output /ANA_E<1> | | | | 47 | DM/ANA_E<2> | Digital I/O | USB data Minus/GPIO/ ANA_E<2> | | | 48 | DP/ANA_E<3> | Digital I/O | USB data Positive/GPIO/ ANA_E<3> | | <sup>\*</sup>Note: - 1) AMIC (Analog microphone): Either {ANA\_C<5> & ANA\_C<4>} or {ANA\_C<3> & ANA\_C<2>} can be used as differential input for AMIC. When {ANA\_C<5> & ANA\_C<4>} are used as AMIC\_In, either from {ANA\_C<3> & ANA\_C<2>} should be used as Amic\_Bias; vice versa. - 2) I2C: ANA\_C<0> and ANA\_C<1> can be used as I2C. And I2C can also be multiplexed with SPI interface, i.e. I2C\_SDA/I2C\_SCK can be multiplexed with SPI\_DI/SPI\_CK respectively. - 3) Pins with bold typeface can be used as GPIOS. All pins from ANA\_A<0>~ANA\_E<3> have configurable pull-up/pull-down resistor. - 4) Pin drive strength: All pins support drive strength up to 4mA (4mA when "DS"=1, 0.7mA when "DS"=0) with the following exceptions: ANA\_E<1> and ANA\_E<0> support high drive strength up to 16mA (16mA when "DS"=1, 12mA when "DS"=0); ANA\_E<3> and ANA\_E<2> support high drive strength up to 12mA (12mA when "DS"=1, 8mA when "DS"=0). "DS" configuration will take effect when the pin is used as output. Please refer to section 7.1 for the corresponding "DS" register address and the default setting. DS-TLSR8267-E24 25 Ver3.0.0 Pin assignment for the TLSR8267F512ET/AT32 is as shown in Figure 1-7: Figure 1-7 Pin assignment for the TLSR8267F512ET/AT32 Functions of 32 pins for the TLSR8267F512ET/AT32 are described in Table 1-4: Table 1-4 Pin functions for the TLSR8267F512ET/AT32 | No. | Pin Name Type Description | | Description | | |-----|---------------------------|-------------|---------------------------------------|--| | 1 | DMIC_DI/PWM0/ANA_A<0> | Digital I/O | DMIC data input/PWM0/GPIO/ANA_A<0> | | | 2 | DMIC_CLK/ANA_A<1> | Digital I/O | DMIC clock/GPIO/ANA_A<1> | | | 3 | DI/PWM1/ANA_A<3> | Digital I/O | SPI data input/PWM1 output/GPIO/ | | | | 5 DIJI WIVIIJANA_A\3/ | | ANA_A<3>/I2C_SDA (I2C serial data) | | | 4 | 4 CK/PWM1 N/ANA A<4> | | SPI clock/PWM1 inverting output/GPIO/ | | | 4 | CR/FWWII_IN/AWA_A<42 | Digital I/O | ANA_A<4>/I2C_SCK (I2C serial clock) | | | 5 | VDDDEC PWR | | Digital LDO 1.8V output | | | 6 | DVSS | GND | Digital LDO ground | | DS-TLSR8267-E24 26 Ver3.0.0 ### Datasheet for Telink BLE SoC TLSR8267 | - | Pin Name Type Description | | Description | | |----|---------------------------|-------------|--------------------------------------------------------------------------------|--| | 7 | DVDD3 | PWR | 3.3V IO supply | | | 8 | DVDD3 F | PWR | Connect external 10uF Capacitor | | | 9 | UART_RX/SWM/ANA_A<7> | Digital I/O | UART_RX/Single Wire Master/<br>GPIO/ANA_A<7> | | | 10 | PWM2/SWS/ANA_B<0> | Digital I/O | PWM2 output/Single wire slave/GPIO/<br>ANA_B<0> | | | 11 | PWM2_N/ANA_B<1> | Digital I/O | PWM2 inverting output /GPIO/ANA_B<1> | | | 12 | CN/PWM4/ANA_B<4> | Digital I/O | SPI chip select (Active low)/PWM4<br>output/GPIO/ ANA_B<4> | | | 13 | DO/PWM4_N/ANA_B<5> | Digital I/O | SPI data output/PWM4 inverting output/GPIO/ ANA_B<5> | | | 14 | DI/PWM5/ANA_B<6> | Digital I/O | SPI data input/PWM5 output/ GPIO/<br>ANA_B<6>/I2C_SDA (I2C serial data) | | | 15 | CK/PWM5_N/ANA_B<7> | Digital I/O | SPI clock/ PWM5 inverting output/ GPIO/<br>ANA_B<7>/I2C_SCK (I2C serial clock) | | | 16 | UART_TX/PWM2/ANA_C<2> | Digital I/O | UART_TX/PWM2 output/<br>GPIO/ANA_C<2>/<br>(optional) 32KHz crystal output | | | 17 | UART_RX/PWM3/ANA_C<3> | Digital I/O | UART_RX/PWM3 output/ GPIO | | | 18 | UART_RTS/PWM4/ANA_C<4> | Digital I/O | UAR_RTS/PWM4 output/ GPIO<br>/ANA_C<4> | | | 19 | UART_CTS/PWM5/ANA_C<5> | Digital I/O | UART_CTS/PWM5 output/ GPIO /ANA_C<5> | | | 20 | AVDD3 | PWR | Analog 3.3V supply | | | 21 | GP4/ANA_D<2> | Digital I/O | GPIO4/ANA_D<2> | | | 22 | XC2 | Analog O | 12MHz/16MHz crystal output | | | 23 | XC1 | Analog I | 12MHz/16MHz crystal input | | | 24 | AVDD3 | PWR | Analog 3.3V supply | | | 25 | ANT | Analog O | RF antenna | | | 26 | AVDD3 | PWR | Analog 3.3V supply | | | 27 | GP5/ANA_D<3> | Digital I/O | GPIO5/ANA_D<3> | | | 28 | RESETB | RESET | Power on reset, active low | | | 29 | PWM0/SDM_P/ANA_E<0> | Digital I/O | PWM0 output/GPIO /SDM Positive output/ANA_E<0> | | | 30 | PWM1/SDM_N/ANA_E<1> | Digital I/O | PWM1 output/GPIO /SDM Negative output /ANA_E<1> | | | 31 | DM/ANA_E<2> | Digital I/O | USB data Minus/GPIO/ ANA_E<2> | | | 32 | DP/ANA_E<3> | Digital I/O | USB data Positive/GPIO/ ANA_E<3> | | <sup>\*</sup>Note: 1) AMIC (Analog microphone): Either $\{ANA\_C<5> \& ANA\_C<4>\}$ or $\{ANA\_C<3> \& ANA\_C<2>\}$ can be used as differential input for AMIC. When $\{ANA\_C<5> \& ANA\_C<4>\}$ are used as AMIC\_In, either from $\{ANA\_C<3> \& ANA\_C<2>\}$ should be used as Amic\_Bias; vice versa. DS-TLSR8267-E24 27 Ver3.0.0 - 2) I2C: I2C interface is multiplexed with SPI interface, i.e. I2C\_SDA/I2C\_SCK can be multiplexed with SPI\_DI/SPI\_CK respectively. - 3) Pins with bold typeface can be used as GPIOS. All pins from ANA\_A<0>~ANA\_E<3> have configurable pull-up/pull-down resistor. - 4) Pin drive strength: All pins support drive strength up to 4mA (4mA when "DS"=1, 0.7mA when "DS"=0) with the following exceptions: ANA\_E<1> and ANA\_E<0> support high drive strength up to 16mA (16mA when "DS"=1, 12mA when "DS"=0); ANA\_E<3> and ANA\_E<2> support high drive strength up to 12mA (12mA when "DS"=1, 8mA when "DS"=0). "DS" configuration will take effect when the pin is used as output. Please refer to section 7.1 for the corresponding "DS" register address and the default setting. Pin assignment for the TLSR8267F128ET24 is as shown in Figure 1-8: Figure 1-8 Pin assignment for the TLSR8267F128ET24 DS-TLSR8267-E24 28 Ver3.0.0 Functions of 24 pins for the TLSR8267F128ET24 are described in Table 1-6: Table 1-5 Pin functions for the TLSR8267F128ET24 | No. | Pin Name | Туре | Description | | |-----|------------------------------------------------|-------------|--------------------------------------------------------------------------------|--| | 1 | DMIC_DI/PWM0/ANA_A<0> | Digital I/O | DMIC data input/PWM0/GPIO/ANA_A<0> | | | 2 | DMIC_CLK/ANA_A<1> Digital I/O DMIC clock/GPIO/ | | DMIC clock/GPIO/ANA_A<1> | | | 3 | DVSS | GND | Digital LDO ground | | | 4 | VDDDEC | PWR | Digital LDO 1.8V output | | | 5 | DVDD3 | PWR | 3.3V IO supply | | | 6 | DVDD3_F | PWR | Connect external 1uF Capacitor | | | 7 | PWM2/SWS/ANA_B<0> | Digital I/O | PWM2 output/Single wire slave/GPIO/<br>ANA_B<0> | | | 8 | PWM2_N/ANA_B<1> | Digital I/O | PWM2 inverting output /GPIO/ANA_B<1> | | | 9 | DI/PWM5/ANA_B<6> | Digital I/O | SPI data input/PWM5 output/ GPIO/<br>ANA_B<6>/I2C_SDA (I2C serial data) | | | 10 | CK/PWM5_N/ANA_B<7> | Digital I/O | SPI clock/ PWM5 inverting output/ GPIO/<br>ANA_B<7>/I2C_SCK (I2C serial clock) | | | 11 | UART_TX/PWM2/ANA_C<2> | Digital I/O | UART_TX/PWM2 output/ GPIO/ANA_C<2>/ (optional) 32KHz crystal output | | | 12 | UART_RX/PWM3/ANA_C<3> | Digital I/O | UART_RX/PWM3 output/ GPIO<br>/ANA_C<3>/(optional) 32KHz crystal<br>input | | | 13 | UART_RTS/PWM4/ANA_C<4> | Digital I/O | UAR_RTS/PWM4 output/ GPIO<br>/ANA_C<4> | | | 14 | UART_CTS/PWM5/ANA_C<5> | Digital I/O | UART_CTS/PWM5 output/ GPIO<br>/ANA_C<5> | | | 15 | AVDD3 | PWR | Analog 3.3V supply | | | 16 | XC2 | Analog O | 12MHz/16MHz crystal output | | | 17 | XC1 | Analog I | 12MHz/16MHz crystal input | | | 18 | AVDD3 | PWR | Analog 3.3V supply | | | 19 | ANT | Analog O | RF antenna | | | 20 | AVDD3 | PWR | Analog 3.3V supply | | | 21 | PWM0/SDM_P/ANA_E<0> | Digital I/O | PWM0 output/GPIO /SDM Positive output/ANA_E<0> | | | 22 | PWM1/SDM_N/ANA_E<1> | Digital I/O | PWM1 output/GPIO /SDM Negative output /ANA_E<1> | | | 23 | DM/ANA_E<2> | Digital I/O | USB data Minus/GPIO/ ANA_E<2> | | | 24 | DP/ANA_E<3> | Digital I/O | USB data Positive/GPIO/ ANA_E<3> | | 1) AMIC (Analog microphone): Either $\{ANA\_C<5> \& ANA\_C<4>\}$ or $\{ANA\_C<3> \& ANA\_C<2>\}$ can be used as differential input for AMIC. When $\{ANA\_C<5> \& ANA\_C<4>\}$ are used as AMIC\_In, either from $\{ANA\_C<3> \& ANA\_C<2>\}$ should be used as Amic\_Bias; vice versa. DS-TLSR8267-E24 29 Ver3.0.0 - 2) Pins with bold typeface can be used as GPIOS. All pins from ANA\_A<0>~ANA\_E<3> have configurable pull-up/pull-down resistor. - 3) Pin drive strength: All pins support drive strength up to 4mA (4mA when "DS"=1, 0.7mA when "DS"=0) with the following exceptions: ANA\_E<1> and ANA\_E<0> support high drive strength up to 16mA (16mA when "DS"=1, 12mA when "DS"=0); ANA\_E<3> and ANA\_E<2> support high drive strength up to 12mA (12mA when "DS"=1, 8mA when "DS"=0). "DS" configuration will take effect when the pin is used as output. Please refer to section 7.1 for the corresponding "DS" register address and the default setting. DS-TLSR8267-E24 30 Ver3.0.0 ### 2 Memory and MCU ### 2.1 Memory The TLSR8267/TLSR8267F512/TLSR8267F128 embeds 16KB data memory (SRAM), 128/256/512KB external FLASH (TLSR8267) or 512KB internal FLASH (TLSR8267F512) or 128KB internal FLASH (TLSR8267F128). ### 2.1.1 SRAM/Register SRAM/Register memory map is shown as follows: Figure 2-1 Physical memory map Register address: from 0x800000 to 0x807FFF; 16KB SRAM address: from 0x808000 to 0x80C000. Both register and 16KB SRAM address can be accessed via SPI/I2C, SWS/SWM interface. ### 2.1.2 Flash External Flash address can be accessed via MSPI interface. The internal Flash mainly supports page program, sector/block/chip erase operations, and deep power down operation. DS-TLSR8267-E24 31 Ver3.0.0 ### 2.1.2.1 Page program The page program mode allows up to 256 bytes data to be programmed at memory locations that have been erased. ### 2.1.2.2 Sector erase The sector erase operation serves to erase all the data of the specified sector (4KB) to all 1s. ### 2.1.2.3 Block erase The block erase operation serves to erase all the data of the specified block (32KB or 64KB) to all 1s. ### 2.1.2.4 Chip erase The chip erase operation serves to erase data at all memory locations to all 1s. ### 2.2 MCU The TLSR8267/TLSR8267F512/TLSR8267F128 integrates a powerful 32-bit MCU developed by Telink. The digital core is based on 32-bit RISC, and the length of instructions is 16 bits; four hardware breakpoints are supported. ### 2.3 Working modes The TLSR8267/TLSR8267F512/TLSR8267F128 has four working modes: Active, Idle, Suspend and Deep Sleep. This section mainly gives the description of every working mode and mode transition. DS-TLSR8267-E24 32 Ver3.0.0 Figure 2-2 Transition chart of working modes ### 2.3.1 Active mode In active mode, the MCU block is at working state, and the TLSR8267/TLSR8267F512/TLSR8267F128 can transmit or receive data via its embedded RF transceiver. The RF transceiver can also be powered down if no data transfer is needed. ### 2.3.2 Idle mode In Idle mode, the MCU block stalls, and the RF transceiver can be at working state or be powered down. The time needed for the transition from Idle mode to Active mode is negligible. ### 2.3.3 Power-saving mode For the TLSR8267/TLSR8267F512/TLSR8267F128, there are two kinds of power-saving modes: suspend mode and deep sleep mode. The two modes have similar transition sequences but different register settings. For 1.8V digital core, it's still provided with the working power by 1.8V LDO in suspend mode; while in deep sleep mode, the 1.8V LDO will be turned off, and the digital core is powered down. In suspend mode, the RF transceiver is powered down, and the clock of the MCU block is stopped. It only takes about 400us for the DS-TLSR8267-E24 33 Ver3.0.0 TLSR8267/TLSR8267F512/TLSR8267F128 to enter the active mode from suspend mode. While in deep sleep mode, both the RF transceiver and the MCU block are powered down with only power management block being active. The transition time needed from deep sleep mode to active mode is 1ms, almost the same as power-up time. AddressDescription0x34~0x39buffer, watch dog reset clean0x3a~0x3bbuffer, power on reset clean0x3cbuffer, power on reset clean0x3dbuffer, power on reset clean0x3e Table 2-1 Retention analog registers in deep sleep Analog registers (0x34 $\sim$ 0x3e) as shown in Table 2- 1 are retained in deep sleep mode and can be used to store program state information across deep sleep cycles. - ♦ Analog registers 0x3a~0x3e are non-volatile even when chip enters deep sleep or chip is reset by watchdog or software, i.e. the contents of these registers won't be changed by deep sleep or watchdog reset or chip software reset. - ♦ Analog registers 0x34~0x39 are non-volatile in deep sleep, but will be cleared by watchdog reset or chip software reset. - ♦ After POR (Power-On-Reset), all registers will be cleared to their default values, including these analog registers. User can set flag in these analog registers correspondingly, so as to check the booting source by reading the flag. For chip software reset, please refer to **section 2.4 Reset**. DS-TLSR8267-E24 34 Ver3.0.0 ### 2.4 Reset The chip supports three types of reset methods, including POR (Power-On-Reset), watchdog reset and software reset. - 1) POR: After power on, the whole chip will be reset, and all registers will be cleared to their default values. - 2) Watchdog reset: A programmable watchdog is supported to monitor the system. If watchdog reset is triggered, registers except for retention analog registers 0x3a~0x3e will be cleared. - 3) Software reset: It is also feasible to carry out software reset for the whole chip or some modules. - Setting address 0x6f[5] to 1b'1 is to reset the whole chip. Similar to watchdog reset (see section 2.3.3 Power-saving mode), retention analog registers 0x3a~0x3e are non-volatile, while other registers including 0x34~0x39 will be cleared by chip software reset. - ♦ Addresses 0x60~0x62 serve to reset individual modules: if some bit is set to logic "1", the corresponding module is reset. Table 2- 2 Register configuration for software reset | Address | Mnemonic | Туре | Description | Reset Value | | |---------|----------|----------|-----------------------------------------|-------------|--| | | | | Reset control, 1 for reset, 0 for clear | | | | | | | [0] : SPI | | | | | | | [1] : I2C | | | | | | | [2]: USB | | | | 0x60 | RSTO R/W | R/W | [3]: rsvd | 00 | | | | | | [4]: MCU | | | | | | | [5]: mac | | | | | | [6]: AIF | | | | | | | [7]: zb | | | | | | | | [0] system_timer | | | | | | [1]algm | | | | | 0x61 | RST1 | R/W | [2]dma df [3]rs232 | df | | | OXOI | K211 | K/ VV | | ui | | | | | | [4]pwm0 | | | | | | | [5]aes | | | DS-TLSR8267-E24 35 Ver3.0.0 | Address | Mnemonic | Туре | Description Description | Reset Value | |---------|-----------|--------|-------------------------------------------|-------------| | | | | [6]bbpll48m | | | | | | [7]swires | | | | | | [0]sbc | | | | | | [1]audio | | | | | | [2]dfifo | | | 0x62 | RST2 | D /\A/ | [3]adc | 00 | | UXOZ | K512 | R/W | [4]mcic | 00 | | | | | [5]soft reset to reset mcic enable | | | | | | [6]rsvd (mspi) | | | | | | [7] algs | | | | | | [0]: suspend enable | | | | | | [5]: rst all (act as watchdog reset) | | | 0x6f | PWDNEN | W | [6]: rsvd (mcu low power mode) | | | | PVVDINEIN | VV | [7]: stall mcu trig If bit[0] set 1, then | | | | | | system will go to suspend. Or only | | | | | | stall mcu | | DS-TLSR8267-E24 36 Ver3.0.0 # 2.5 Power Management The multiple-stage Power Management (PM) module is flexible to control power state of the whole chip or individual functional blocks such as MCU, RF Transceiver, and peripherals. # 2.5.1 Power-On-Reset (POR) and Brown-out detect Figure 2-3 Block diagram for power up/down The whole chip power up and down is controlled by the UVLO (Ultra-low Voltage Lockout) module and the external RESETB pin via the logic shown in the above diagram. UVLO takes the external power supply as input and releases the lock only when the power supply voltage is higher than a preset threshold. The RESETB pin has an internal pull-up resistor; an external Cap can be connected on the RESETB pin to control the POR delay. After both UVLO and RESETB release, there is further configurable delay before the system is released. This delay is adjusted by analog register 0x20. Since the content of 0x20 is reset to default only after power cycle, watchdog reset, or software reset, the delay change using 0x20 is only applicable when the chip has not gone through these reset conditions. For example, after deep sleep wakeup, the setting in 0x20 will take effect. DS-TLSR8267-E24 37 Ver3.0.0 Table 2-3 afe 3V analog register to control delay counter | Address | Description | Default | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 0x20 | r_dly: [7]:1: old delay mode, 0: waiting for xtal ready. [6:0]: delay, bit[0] is swapped with bit[6]. (32KHz counter). if r_dly[7] is 1, the following is the real delay: 7'b000_0000 4ms~33*0us delay 7'b100_0000 4ms~33*1us delay 7'b000_0010 4ms~33*2us delay 7'b100_0010 4ms~33*3us delay 7'b110_0010 4ms~ 2ms delay 7'b111_1110 1ms delay (32 cycles of 32K Hz) if r_dly[7] is 0, the real delay is xtal ready delay plus counter delay. | 0xb0 | Figure 2-4 Power-up sequence DS-TLSR8267-E24 38 Ver3.0.0 # **Power down** Figure 2-5 Power-down sequence Table 2-4 Characteristics of Power-up/ Power-down sequence | Symbol | Parameter | Min. | Тур. | Max. | Unit | |------------------|--------------------------------------------------------|------|----------------|----------------|------| | V <sub>POR</sub> | VDD voltage when V <sub>UVLO</sub> turns to high level | 1.57 | 1.65 | 1.73 | V | | $V_{Pdn}$ | VDD voltage when V <sub>UVLO</sub> turns to low level | 1.47 | 1.55 | 1.63 | V | | $T_{PwRst}$ | Delay counter value | | gurable via aı | nalog register | 0x20 | DS-TLSR8267-E24 39 Ver3.0.0 # 2.5.2 Working mode switch The chip can switch to idle mode to stall the MCU. To minimize power consumption, the chip can switch to power saving mode (suspend or deep sleep) correspondingly. In this case, the low-power 32KHz RC oscillator is still running, and the low frequency wakeup timer LTIMER can be programmed to stay alive. The device can be activated to working state via external pin trigger or internal wakeup timer. User can directly invoke corresponding library function to switch working mode of the chip. If certain module doesn't need to work, user can power down this module in order to save power. Table 2-5 3.3V analog registers for module power up/down control | Address | Local name | Default<br>Value | Description | |------------------|--------------|------------------|-----------------------------------| | | | | Power down 32KHz RC oscillator | | afe3V_reg05<0> | 32K_rc_pd | 0 | 1: Power down 32KHz RC oscillator | | | | | 0: Power up 32KHz RC oscillator | | | | | Power down 32k crystal | | afe3V_reg05<1> | 32k_xtal_pd | 0 | 1: power down | | | | | 0: power up | | | | 0 | Power down of 32MHz RC | | | 32M_rc_pd | | oscillator | | afe3V_reg05<2> | | | 1: Power down 32MHz RC | | | | | oscillator | | | | | 0: Power up 32MHz RC oscillator | | | | 0 | Power down of 16MHz crystal | | ofo2)/ #050E 425 | xtal_LDO_pd | | oscillator | | afe3V_reg05<3> | | | 1: Power down | | | | | 0: Power up | | | | | Power down of analog LDO | | afe3V_reg05<4> | ldo_ana_pd | 0 | 1: Power down | | | | | 0: Power up | | | nm nd tompes | | Power down master Bandgap | | afe3V_reg05<5> | pm_pd_tempse | 1 | 1: Power down | | | n_3V | | 0: Power up | DS-TLSR8267-E24 40 Ver3.0.0 | Address | Local name | Default<br>Value | Description | |-------------------|----------------|------------------|-----------------------------------| | 6.014 07.6 | | _ | Power down off-chip resistor bias | | afe3V_reg05<6> | reserved | 1 | 1: Power down | | | | | 0: Power up | | of 201 05 475 | BBPLL_LDO_pd | 4 | Power down baseband pll LDO | | afe3V_reg05<7> | _3V | 1 | 1: Power down | | | | | 0: Power up | | 5.01/ 05.0 | | 4 | Power down SAR ADC | | afe3V_reg06<0> | saradc_pd | 1 | 1: Power down | | | | | 0: Power up | | | | | Power down LNA LDO in RF | | afe3V reg06<1> | rx_lnaLDO_pd | 1 | transceiver | | | | | 1: Power down | | | | | 0: Power up | | | rx_anaLDO_pd | 1 | Power down analog LDO in RF | | afe3V reg06<2> | | | transceiver | | | | | 1: Power down | | | | | 0: Power up | | | rx_rfLDO_pd | 1 | Power down RF LDO in RF | | afe3V reg06<3> | | | transceiver | | | | | 1: Power down | | | | | 0: Power up | | | | | Power down Bandgap in PLL | | afe3V_reg06<4> | pll_BG_pd | 1 | 1: Power down | | | | | 0: Power up | | afe3V_reg06<5> | reserved | | | | | | | Power down VCO LDO | | afe3V_reg06<6> | pll_vco_ldo_pd | 1 | 1: Power down | | | | | 0: Power up | | | | | Power down cp and prescaler | | 2fo2\/ rog06 < 7> | nll on Ido ad | 1 | analog circuit Ido | | afe3V_reg06<7> | pll_cp_ldo_pd | 1 | 1: Power down | | | | | 0: power up | DS-TLSR8267-E24 41 Ver3.0.0 #### 2.5.3 LDO and DCDC The chip embeds LDO regulators to generate 1.8V regulated voltage. The internal LDO regulators serve to supply power for 1.8V digital core and analog modules in Active/Idle/Suspend mode. The chip also embeds a boost DCDC which can step up input voltage to the range of 2.7~3.6V. The DCDC output serves to supply power for flash. For internal flash, the DCDC directly supplies power for it; while for external flash, the DCDC supplies power via the DVDD3F pin of the chip. While in deep sleep mode, the embedded 1.8V LDO regulators and the boost DCDC will be turned off. # 2.6 Wakeup sources Figure 2-6 Wakeup sources DS-TLSR8267-E24 42 Ver3.0.0 #### 2.6.1 Wakeup source - USB This wakeup source can only wake up the system from suspend mode. First, set the digital core address 0x6e bit [2] to 1. To activate this mode, 3V reg38 bit[5] should also be set to 1. Once USB host sends out resuming signal, the system will be wake up. ## 2.6.2 Wakeup source – 32K timer This wakeup source is able to wake up the system from suspend mode or deep sleep mode. Address 3V\_reg38 bit[6] is the enabling bit for wakeup source from 32k timer. ## 2.6.3 Wakeup source - IO This wakeup source is able to wake up the system from suspend mode or deep sleep mode. And IO wakeup supports high level or low level wakeup which is configurable via polarity control registers. 3v reg38[4] should be set to 1b'1 to enable IO wakeup source. Enabling control registers: PA[7:0] enabling control register is 3V\_reg39[7:0], PB[7:0] enabling control register is 3V\_reg40[7:0], PC[7:0] enabling control register is 3V\_reg41[7:0], PD[7:0] enabling control register is 3V\_reg42[7:0], and PE[3:0] enabling control register is 3V\_reg43[3:0]. Total wakeup pin can be up to 36. Polarity control registers: PA[7:0] polarity control register is 3V\_reg33[7:0], PB[7:0] polarity control register is 3V\_reg34[7:0], PC[7:0] polarity control register is 3V\_reg35[7:0], PD[7:0] polarity control register is 3V\_reg36[7:0], and PE[3:0] polarity control register is 3V\_reg37[3:0]. The corresponding driver is available so that user can directly invoke it to use IO wakeup source. DS-TLSR8267-E24 43 Ver3.0.0 # 2.6.4 Register table Table 2- 6 Analog registers for Wakeup | Address Dec | Address Hex | Description | Default Value | |-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | r33 | 0x21 | pa_pol | 0x00 | | r34 | 0x22 | pb_pol | 0x00 | | r35 | 0x23 | pc_pol | 0x00 | | r36 | 0x24 | pd_pol | 0x00 | | r37[3:0] | 0x25[3:0] | pe_pol[3:0] | 0x00 | | r38[4] | 0x26[4] | wkup from IO (pad) | 0x00 | | r38[5] | 0x26[5] | wkup dig (including usb) | 0x00 | | r38[6] | 0x26[6] | wkup 32k timer | 0x00 | | r38[7] | 0x26[7] | rsvd (wkup comparator) | 0x00 | | r39 | 0x27 | wkup_pa_en | 0x00 | | r40 | 0x28 | wkup_pb_en | 0x00 | | r41 | 0x29 | wkup_pc_en | 0x00 | | r42 | 0x2a | wkup_pd_en | 0x00 | | r43[3:0] | 0x2b[3:0] | wkup_pe_en[3:0] | 0x00 | | r68 | 0x44 | State flag bits [0]:rsvd (wkup cmp) [1]: pm_irq (i.e. wkup_32k timer) [2]:wkup_dig [3] wkup_pad e.g. If bit[3] is 1, it indicates the system is wakened up by IO (pad) source. Write 1 to clean | 0x00 | DS-TLSR8267-E24 44 Ver3.0.0 # Table 2-7 Digital register for Wakeup | Address | Mnemonic | Туре | Description | Reset<br>Value | |---------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 0x6e | WAKEUPEN | R/W | Wakeup enable [0]: enable wakeup from I2C host [1]: enable wakeup from SPI host [2]: enable wakeup from USB [3]: enable wakeup from gpio [4]: enable wakeup from I2C synchronous interface System resume control [5]: enable GPIO remote wakeup [6]: if set to1, system will issue USB resume signal on USB bus [7]: sleep wakeup reset system enable | 00 | DS-TLSR8267-E24 45 Ver3.0.0 # 3 BLE/2.4G RF Transceiver # 3.1 Block diagram The TLSR8267/TLSR8267F512/TLSR8267F128 integrates an advanced BLE/2.4GHz RF transceiver. The RF transceiver works in the worldwide 2.4GHz ISM (Industrial Scientific Medical) band and contains an integrated balun with a single-ended RF Tx/Rx port pin. The transceiver consists of a fully integrated frequency synthesizer, a power amplifier, a modulator and a receiver. The transceiver can be configured to work in standard-compliant 1Mbps BLE mode and 2Mbps enhancement BLE mode. All modes support FSK/GFSK/MSK modulations. Figure 3-1 Block diagram of RF transceiver The internal PA can deliver a maximum 8dBm (QFN32&QFN24 package)/7dBm (QFN48 package) output power, avoiding the needs for an external RF PA. # 3.2 Function description # 3.2.1 Turn on/off For the sake of saving power, the transceiver can be turned on/off via the software. Setting the address 0x7c bit[6] to 1 enables the RF transceiver, while clearing the bit totally disables the RF transceiver. DS-TLSR8267-E24 46 Ver3.0.0 # 3.2.2 Air interface data rate and RF channel frequency Air interface data rate, the modulated signaling rate for RF transceiver when transmitting and receiving data, is configurable via related register setting: 1Mbps, 2Mbps. For the TLSR8267/TLSR8267F512/TLSR8267F128, RF transceiver can operate with frequency ranging from 2.400GHz to 2.4835GHz. The RF channel frequency setting determines the center of the channel. ## 3.3 Baseband The baseband contains dedicated hardware logic to perform fast AGC control, access code correlation, CRC checking, data whitening, encryption/decryption and frequency hopping logic. The baseband supports all features required by Bluetooth V4.2 specification. ## 3.3.1 Packet format Packet format in standard 1Mbps BLE mode is shown as Table 3-1: Table 3-1 Packet Format in standard 1Mbps BLE mode | LSB | | MSB | | |-----------|----------------|-------------------|------------| | Preamble | Access Address | PDU | CRC | | (1 octet) | (4 octets) | (2 to 257 octets) | (3 octets) | Packet length 80bit ~ 2120bit (80~2120us @ 1Mbps). #### 3.3.2 RSSI The TLSR8267/TLSR8267F512/TLSR8267F128 provides accurate RSSI (Receiver Signal Strength Indicator) indication which can be read on per packet basis. DS-TLSR8267-E24 47 Ver3.0.0 # 4 Clock # 4.1 Clock sources The TLSR8267/TLSR8267F512/TLSR8267F128 embeds a 32MHz RC oscillator which can be used as clock source for system, ADC and DMIC. A 32KHz RC oscillator is also embedded to provide clock source for sleep state. Other than the RC clock source, PLL generates a 192MHz clock source, which can be used as clock sources for system, ADC and DMIC. External 12M/16M crystal is available via pin XC1, which can provide a 12MHz/16MHz clock source for system, ADC and DMIC. External 32K crystal is available via pin ANA\_C<3>, which can provide a 32KHz clock source for system. # 4.2 Register table Table 4-1 Register table for clock | Address | Mnemonic | Туре | Description | Reset<br>Value | |---------|----------|------|------------------------------------------------------------------------------------------------------------------------------|----------------| | 0x63 | CLKEN0 | R/W | Clock enable control: 1 for enable; 0 for disable [0]: SPI [1]: I2C [2]: USB [3]: USB PHY [4]: MCU [5]: mac [6]: AIF [7]: zb | 8c | | 0x64 | CLKEN1 | R/W | [0]system timer [1]algm [2]dma [3]rs232 [4]pwm0 [5]aes [6]clk32k for system timer [7]swires | 00 | | 0x65 | CLKEN2 | R/W | [0]32k for qdec<br>[1]audio | 00 | DS-TLSR8267-E24 48 Ver3.0.0 | | | _ | Datastreet for Tellrik BLE SOC 1 | Reset | |----------|---------------|--------|-----------------------------------------------------------|-------| | Address | Mnemonic | Туре | Description | Value | | | | | [2]dfifo | | | | | | [3]rsvd (key scan) | | | | | | [4]mcic | | | | | | [5]qdec | | | | | | [6]32k for pwm | | | | | | [7]rsvd (32k for keyscan) | | | | | | System clock select | | | | | | [4:0]: system clock divider (must exceed 1): | | | | | | If $0x66[6:5]$ is set as $2b'01$ , $F_{Sysclk} = F_{FHS}$ | | | | | | (CLKSEL[4:0]). | | | | | | Fhs refers to {0x70[0], 0x66[7]} FHS_sel | | | 0x66 | CLKSEL | R/W | [6:5] | ff | | | | | 2'b00:32m clock from rc | | | | | | 2'b01:hs divider clk | | | | | | 2'b10:16M clock from pad | | | | | | 2'b11:32k clk from pad | | | | | | {0x70[0], 0x66[7]}: FHS sel | | | 0x67 | I2S step | R/W | Reserved | 33 | | 0x68 | I2S Mod | R/W | Reserved | 2 | | 0x69 | Adc step[7:0] | R/W | ADC clock step[7:0] | 00 | | 0x6a | Adc mod[7:0] | R/W | Adc clock mod[7:0] | 2 | | | | | [7]: adc clock enable | | | | | | [6:4] :adc step[10:8] | | | | | | [3:0] adc mod[11:8] | | | 0x6b | adcmodstep | R/W | Adc clock = fhs * step[10:0]/mod[11:0] | 00 | | | | | Mod needs to be larger than or equal to | | | | | | 2*step | | | | | | Fhs refers to {0x70[0], 0x66[7]} FHS_sel | | | 0x6c | DMIC_step | R/W | [7]:digital mic clock enable | 1 | | <u> </u> | Divine_step | .,, ., | [6:0] step | - | | | | | [7:0] mod | | | | | | DMIC clock =fhs*DMIC_step[6:0]/DMIC_mod | | | 0x6d | DMIC_mod | R/W | Mod needs to be larger than or equal to | 2 | | | | | 2*step | | | | | | Fhs refers to {0x70[0], 0x66[7]} FHS_sel | | | | | | {0x70[0], 0x66[7]}: fhs select | | | 0x70 | FHS_sel | R/W | 2'b00: 192M clock from pll | 00 | | <b>o</b> | | .,, ., | 2'b01: 32M clock from rc osc | | | | | | 2'b1x: 16M clock from pad | | | 0x71 | DC/DC clk mod | R/W | Reserved | | | Address | Mnemonic | Туре | Description | Reset | |---------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | | | | | Value | | 0x73 | Clk mux sel | | [0]: clk32k select;0:sel 32k osc 1: 32k pad [1]dmic clock select, 1:select 32k (refer to bit[0] to decide which 32k; 0:dmic clk div [2] usb phy clock select,1 : 192M divider 0:48M pll [7:4] r_lpr_div, decide system clock speed in low power mode | 0x14 | # 4.3 System clock Figure 4-1 Block diagram of system clock DS-TLSR8267-E24 50 Ver3.0.0 There are four selectable clock sources for MCU system clock: 32MHz RC clock, HS divider clock (divided from a High speed clock), and Pad clock (12MHz/16MHz, 32.768KHz). The high speed clock (FHS) is selectable via address {0x70[0], 0x66[7]} from the following sources: 192MHz clock from PLL, 32MHz RC clock, and 12MHz/16MHz Pad clock. Register CLKSEL (address 0x66) serves to set system clock. System clock source is selectable via bit[6:5]. If address 0x66[6:5] is set to 2b'01 to select the HS divider clock, system clock frequency is adjustable via address 0x66[4:0]. $F_{System\ clock} = F_{FHS}$ / (system clock divider value in address 0x66[4:0]). Note that address 0x66[4:0] should not be set as 0 or 1. #### 4.4 Module clock Registers CLKEN0~CLKEN2 (address 0x63~0x65) are used to enable or disable clock for various modules. By disable the clocks of unused modules, current consumption could be reduced. #### 4.4.1 ADC clock ADC clock derives from FHS. ADC clock is enabled via setting address 0x6b[7] to 1b'1. ADC clock frequency dividing factor contains step and mod. Address 0x6b[6:4] and 0x69 serve to set ADC clock step[10:0]. Address 0x6b[3:0] and 0x6a serve to set ADC clock mod[11:0]. ADC clock frequency, F<sub>ADC clock</sub>, equals to F<sub>FHS</sub>\* step[10:0] / mod[11:0]. DS-TLSR8267-E24 51 Ver3.0.0 ## 4.4.2 DMIC clock Address 0x6c[7] serves to enable DMIC clock. DMIC clock pin can select 32KHz clock or derive from FHS. Address 0x73 serves to select DMIC clock source. In normal DMIC working mode 0x73[1] needs to be set to 1b'0, DMIC clock divider is selected and frequency dividing factor should be further configured. DMIC clock frequency dividing factor contains step and mod. Address 0x6c[6:0] serves to set DMIC clock step[6:0], while address 0x6d serves set DMIC clock mod. In this situation, DMIC clock frequency, $F_{DMIC clock}$ , equals to $F_{FHS}$ \* step[6:0] / mod[7:0]. When DMIC is not used, and a 32Khz clock is needed, bit[1] of 0x73 is set to 1b'1 to select the 32KHz clock. Bit[0] of 0x73 can be configured to select 32KHz RC oscillator or 32.768KHz Pad clock. DS-TLSR8267-E24 52 Ver3.0.0 ## 5 Timers # 5.1 Timer0~Timer2 The TLSR8267/TLSR8267F512/TLSR8267F128 supports three timers: Timer0~ Timer2. The three timers all support four modes: Mode 0 (System Clock Mode), Mode 1 (GPIO Trigger Mode), Mode 2 (GPIO Pulse Width Mode) and Mode 3 (Tick Mode), which are selectable via the register TMR\_CTRL0 (address 0x620) ~ TMR\_CTRL1 (address 0x621). Timer 2 can also be configured as "watchdog" to monitor firmware running. # 5.1.1 Register table Table 5-1 Register configuration for Timer0~Timer2 | Address | Mnemonic | Туре | Description | Reset<br>Value | |---------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 0x72 | Wd_status | R/W | [0] watch dog status, write 1 to clear. [7:1] rsvd | | | 0x620 | TMR_CTRL0 | RW | [0]Timer0 enable [2:1] Timer0 mode. 0 using sclk, 1, using gpio, 2 count width of gpi, 3 tick [3]Timer1 enable [5:4] Timer1 mode. [6]Timer2 enable [7]Bit of timer2 mode | 00 | | 0x621 | TMR_CTRL1 | RW | [0]Bit of timer2 mode [7:1]Low bits of watch dog capture | 00 | | 0x622 | TMR_CTRL2 | RW | [6:0]High bits of watch dog capture. It is compared with [31:18] of timer2 ticker [7]watch dog capture | 00 | DS-TLSR8267-E24 53 Ver3.0.0 | Address | Mnemonic | Туре | Description | Reset Value | |---------|-------------|------|----------------------------------------------------------------------------------------------------------------------|-------------| | 0x623 | TMR_STATUS | RW | [0] timer0 status, write 1 to clear [1] timer1 status, write 1 to clear [2] timer2 status, write 1 to clear [3] rsvd | | | 0x624 | TMR_CAPT0_0 | RW | Byte 0 of timer0 capture | 00 | | 0x625 | TMR_CAPTO_1 | RW | Byte 1 of timer0 capture | 00 | | 0x626 | TMR_CAPT0_2 | RW | Byte 2 of timer0 capture | 00 | | 0x627 | TMR_CAPT0_3 | RW | Byte 3 of timer0 capture | 00 | | 0x628 | TMR_CAPT1_0 | RW | Byte 0 of timer1 capture | 00 | | 0x629 | TMR_CAPT1_1 | RW | Byte 1 of timer1 capture | 00 | | 0x62a | TMR_CAPT1_2 | RW | Byte 2 of timer1 capture | 00 | | 0x62b | TMR_CAPT1_3 | RW | Byte 3 of timer1 capture | 00 | | 0x62c | TMR_CAPT2_0 | RW | Byte 0 of timer2 capture | 00 | | 0x62d | TMR_CAPT2_1 | RW | Byte 1 of timer2 capture | 00 | | 0x62e | TMR_CAPT2_2 | RW | Byte 2 of timer2 capture | 00 | | 0x62f | TMR_CAPT2_3 | RW | Byte 3 of timer2 capture | 00 | | 0x630 | TMR_TICK0_0 | RW | Byte 0 of timer0 ticker | | | 0x631 | TMR_TICK0_1 | RW | Byte 1 of timer0 ticker | | | 0x632 | TMR_TICK0_2 | RW | Byte 2 of timer0 ticker | | | 0x633 | TMR_TICK0_3 | RW | Byte 3 of timer0 ticker | | | 0x634 | TMR_TICK1_0 | RW | Byte 0 of timer1 ticker | | | 0x635 | TMR_TICK1_1 | RW | Byte 1 of timer1 ticker | | | 0x636 | TMR_TICK1_2 | RW | Byte 2 of timer1 ticker | | | 0x637 | TMR_TICK1_3 | RW | Byte 3 of timer1 ticker | | | 0x638 | TMR_TICK2_0 | RW | Byte 0 of timer2 ticker | | | 0x639 | TMR_TICK2_1 | RW | Byte 1 of timer2 ticker | | | 0x63a | TMR_TICK2_2 | RW | Byte 2 of timer2 ticker | | | 0x63b | TMR_TICK2_3 | RW | Byte 3 of timer2 ticker | | ## 5.1.2 Mode0 (System Clock Mode) In Mode 0, system clock is employed as clock source. After Timer is enabled, Timer Tick (i.e. counting value) is increased by 1 on each positive edge of system clock from preset initial Tick value. Generally the initial Tick value is set to 0. Once current Timer Tick value matches the preset Timer Capture (i.e. timing value), an interrupt is generated, Timer stops counting and Timer status is updated. Steps of setting Timer0 for Mode 0 is taken as an example. #### 1st: Set initial Tick value of Timer0 Set Initial value of Tick via registers TMR\_TICKO\_0~TMR\_TICKO\_3 (address 0x630~0x633). Address 0x630 is lowest byte and 0x633 is highest byte. It's recommended to clear initial Timer Tick value to 0. #### 2<sup>nd</sup>: Set Capture value of Timer0 Set registers TMR\_CAPTO\_0~TMR\_CAPTO\_3 (address 0x624~0x627). Address 0x624 is lowest byte and 0x627 is highest byte. #### 3<sup>rd</sup>: Set Timer0 to Mode 0 and enable Timer0 Set register TMR\_CTRL0 (address 0x620) [2:1] to 2b'00 to select Mode 0; Meanwhile set address 0x620[0] to 1b'1 to enable Timer0. Timer0 starts counting upward, and Tick value is increased by 1 on each positive edge of system clock until it reaches Timer0 Capture value. ## 5.1.3 Mode1 (GPIO Trigger Mode) In Mode 1, GPIO is employed as clock source. The "m0"/"m1"/"m2" register specifies the GPIO which generates counting signal for Timer0/Timer1/Timer2. After Timer is enabled, Timer Tick (i.e. counting value) is increased by 1 on each positive/negative (configurable) edge of GPIO from preset initial Tick value. Generally the initial Tick value is set to 0. The "**Polarity**" register specifies the GPIO edge when Timer Tick counting increases. DS-TLSR8267-E24 55 Ver3.0.0 **Note**: Refer to **Section 7.1.2** for corresponding "m0", "m1", "m2" and "Polarity" register address. Once current Timer Tick value matches the preset Timer Capture (i.e. timing value), an interrupt is generated and timer stops counting. Steps of setting Timer1 for Mode 1 is taken as an example. #### 1st: Set initial Tick value of Timer1 Set Initial value of Tick via registers TMR\_TICK1\_0~TMR\_TICK1\_3 (address 0x634~0x637). Address 0x634 is lowest byte and 0x637 is highest byte. It's recommended to clear initial Timer Tick value to 0. # 2<sup>nd</sup>: Set Capture value of Timer1 Set registers TMR\_CAPT1\_0~TMR\_CAPT1\_3 (address 0x628~0x62b). Address 0x628 is lowest byte and 0x62b is highest byte. ## 3<sup>rd</sup>: Select GPIO source and edge for Timer1 Select certain GPIO to be the clock source via setting "m1" register. Select positive edge or negative edge of GPIO input to trigger Timer1 Tick increment via setting "Polarity" register. #### 4<sup>th</sup>: Set Timer1 to Mode 1 and enable Timer1 Set address 0x620[5:4] to 2b'01 to select Mode 1; Meanwhile set address 0x620[3] to 1b'1 to enable Timer1. Timer1 starts counting upward, and Timer1 Tick value is increased by 1 on each positive/negative (specified during the 3<sup>rd</sup> step) edge of GPIO until it reaches Timer1 Capture value. ## 5.1.4 Mode2 (GPIO Pulse Width Mode) In Mode 2, system clock is employed as the unit to measure the width of GPIO pulse. The "m0"/"m1"/"m2" register specifies the GPIO which generates control signal for Timer0/Timer1/Timer2. After Timer is enabled, Timer Tick is triggered by a positive/negative (configurable) edge of GPIO pulse. Then Timer Tick (i.e. counting value) is increased by 1 on each positive edge of system clock from preset initial Tick value. Generally the DS-TLSR8267-E24 56 Ver3.0.0 initial Tick value is set to 0. The "**Polarity**" register specifies the GPIO edge when Timer Tick starts counting. **Note**: Refer to **Section 7.1.2** for corresponding "m0", "m1", "m2" and "Polarity" register address. While a negative/positive edge of GPIO pulse is detected, an interrupt is generated and timer stops counting. The GPIO pulse width could be calculated in terms of tick count and period of system clock. Steps of setting Timer2 for Mode 2 is taken as an example. #### 1st: Set initial Timer2 Tick value Set Initial value of Tick via registers TMR\_TICK2\_0~TMR\_TICK2\_3 (address 0x638~0x63b). Address 0x638 is lowest byte and 0x63b is highest byte. It's recommended to clear initial Timer Tick value to 0. ## 2<sup>nd</sup>: Select GPIO source and edge for Timer2 Select certain GPIO to be the clock source via setting "m2" register. Select positive edge or negative edge of GPIO input to trigger Timer2 counting start via setting "Polarity" register. #### 3<sup>rd</sup>: Set Timer2 to Mode 2 and enable Timer2 Set address 0x620[7:6] to 2b'01 and address 0x621 [0] to 1b'1. Timer2 Tick is triggered by a positive/negative (specified during the 2<sup>nd</sup> step) edge of GPIO pulse. Timer2 starts counting upward and Timer2 Tick value is increased by 1 on each positive edge of system clock. While a negative/positive edge of GPIO pulse is detected, an interrupt is generated and Timer2 tick stops. ## 4th: Read current Timer2 Tick value to calculate GPIO pulse width Read current Timer2 Tick value from address 0x638~0x63b. Then GPIO pulse width is calculated as follows: GPIO pulse width = System clock period \* (current Timer2 Tick — intial Timer2 Tick) For initial Timer2 Tick value set to the recommended value of 0, then: DS-TLSR8267-E24 57 Ver3.0.0 GPIO pulse width = System clock period \* current Timer2 Tick. ## 5.1.5 Mode3 (Tick Mode) In Mode 3, system clock is employed. After Timer is enabled, Timer Tick starts counting upward, and Timer Tick value is increased by 1 on each positive edge of system clock. This mode could be used as time indicator. There will be no interrupt generated. Timer Tick keeps rolling from 0 to 0xffffffff. When Timer tick overflows, it returns to 0 and starts counting upward again. Steps of setting Timer0 for Mode 3 is taken as an example. #### 1st: Set initial Tick value of Timer0 Set Initial value of Tick via address 0x630~0x633. Address 0x630 is lowest byte and address 0x633 is highest byte. It's recommended to clear initial Timer Tick value to 0. # 2<sup>nd</sup>: Set Timer0 to Mode 3 and enable Timer0 Set address 0x620[2:1] to 2b'11 to select Mode 3, meanwhile set address 0x620[0] to 1b'1 to enable Timer0. Timer0 Tick starts to roll. # 3<sup>rd</sup>: Read current Timer0 Tick value Current Timer0 Tick value can be read from address 0x630~0x633. #### 5.1.6 Watchdog Programmable watchdog could reset chip from unexpected hang up or malfunction. Only Timer2 supports Watchdog. Timer2 Tick has 32bits. Watchdog Capture has only 14bits, which consists of TMR\_CTRL2 (address 0x622) [6:0] as higher bits and TMR\_CTRL1 (address 0x621) [7:1] as lower bits. Chip will be reset when the Timer2 Tick[31:18] matches Watch dog capture. #### 1st: Clear Timer2 Tick value Clear registers TMR\_TICK2\_0 ~TMR\_TICK2\_3 (address 0x638~0x63b). Address DS-TLSR8267-E24 58 Ver3.0.0 0x638 is lowest byte and 0x63b is highest byte. #### 2<sup>nd</sup>: Enable Timer2 Set register TMR\_CTRL0 (address 0x620) [6] to 1b'1 to enable Timer2. ## 3rd: Set 14-bit Watchdog Capture value and enable Watchdog Set address 0x622[6:0] as higher bits of watchdog capture and 0x621[7:1] as lower bits. Meanwhile set address 0x622[7] to 1b'1 to enable Watchdog. Then Timer2 Tick starts counting upwards from 0. If bits[31:18] of Timer2 Tick value read from address 0x638~0x63b reaches watchdog capture, the chip will be reset, and the status bit in address 0x72[0] will be set as 1b'1 automatically. User can read the watchdog status bit after chip reset to check if the reset source is watchdog, and needs to write 1b'1 to this bit to manually clear the flag. #### **5.2 32K LTIMER** The TLSR8267/TLSR8267F512/TLSR8267F128 also supports a low frequency (32KHz) LTIMER in suspend mode or deep sleep mode. This timer can be used as one kind of wakeup source. # 5.3 System Timer The TLSR8267/TLSR8267F512/TLSR8267F128 also supports a System Timer. In suspend mode, both System Timer and Timer0~Timer2 stop counting, and 32K Timer starts counting. When the chip restores to active mode, Timer0~Timer2 will continue counting from the number when they stops; In contrast, System Timer will continue counting from an adjusted number which is a sum of the number when it stops and an offset calculated from the counting value of 32K Timer during suspend mode. DS-TLSR8267-E24 59 Ver3.0.0 # Table 5-2 Register table for System Timer | Address | Mnemonic | R/W | Function | Default<br>Value | |---------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0x740 | Sys_timer[7:0] | R/W | | 00 | | 0x741 | Sys_timer[15:8] | R/W | | 00 | | 0x742 | Sys_timer[23:16] | R/W | | 00 | | 0x743 | Sys_timer[31:24] | R/W | System timer counter, write to set initial value. This is the sys timer counter | 00 | | 0x74c | Sys_timer_ctrl | R/W | [7]:cal 32k enable (16 cycles 32k, count sys clock cycles) [6]:1:at the pos of 32k clock to set 32k timer value [5]:suspend bypass system_timer module [4]:system timer ss enable [3] manual set 32k timer mode [2]:manual set 32k timer 1:write,0: read [1]:irq mask, 1: enable, 0: disable [0] rsvd | 0x90 | DS-TLSR8267-E24 60 Ver3.0.0 # 6 Interrupt System # 6.1 Interrupt structure The interrupting function is applied to manage dynamic program sequencing based on real-time events triggered by timers, pins and etc. For the TLSR8267/TLSR8267F512/TLSR8267F128, there are 24 interrupt sources in all: 16 types are level-triggered interrupt sources (listed in address 0x640~0x641) and 8 types are edge-triggered interrupt sources (listed in address 0x642). When CPU receives an interrupt request (IRQ) from some interrupt source, it will decide whether to respond to the IRQ. If CPU decides to respond, it pauses current routine and starts to execute interrupt service subroutine. Program will jump to certain code address and execute IRQ commands. After finishing interrupt service subroutine, CPU returns to the breakpoint and continues to execute main function. # 6.2 Register configuration Table 6-1 Register table for Interrupt system | Address | Mnemonic | Туре | Description | Reset<br>Value | |---------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 0x640 | MASK_0 | RW | Byte 0 interrupt mask, level-triggered type {irq_host_cmd,irq_uart,irq_ks, irq_dma,usb_pwdn,time2,time1,time0} [7] irq_host_cmd [6] irq_uart [5] rsvd (irq_ks) [4] irq_dma [3] usb_pwdn [2] time2 [1] time1 [0] time0 | 00 | | 0x641 | MASK_1 | RW | Byte 1 interrupt mask, level-triggered type {an_irq,irq_software irq_pwm,irq_zb_rt,irq _udc[4:0]} [7] an_irq [6] irq_software irq_pwm | 00 | DS-TLSR8267-E24 61 Ver3.0.0 | Address | Mnemonic | Time | Description | Reset | | | | | |---------|------------|------|----------------------------------------------|-------|--|--|--|--| | Address | ivinemonic | Туре | Description | Value | | | | | | | | | [5] irq_zb_rt | | | | | | | | | | [4] irq_udc[4] | | | | | | | | | | [3] irq_udc[3] | | | | | | | | | | [2] irq_udc[2] | | | | | | | | | | [1] irq_udc[1] | | | | | | | | | | [0] irq_udc[0] | | | | | | | | | | Byte 2 interrupt mask, edge-triggered type | | | | | | | | | | {gpio2risc[2:0],irq_stimer,pm_irq,irq_gpio,u | | | | | | | | | | sb_reset,usb_250us} | | | | | | | | MASK_2 | RW | [7] gpio2risc[2] | | | | | | | | | | [6] gpio2risc[1] | | | | | | | 0x642 | | | [5] gpio2risc[0] | 00 | | | | | | | | | [4] irq_stimer | | | | | | | | | | [3] pm_irq | | | | | | | | | | [2] irq_gpio | | | | | | | | | | [1] usb_reset | | | | | | | | | | [0] usb_250us | | | | | | | 0x643 | IRQMODE | RW | [0] interrupt enable | 00 | | | | | | 0,043 | INQIVIODE | 100 | [1] reserved (Multi-Address enable) | 00 | | | | | | | | | Byte 0 of priority | | | | | | | 0x644 | PRIO_0 | RW | 1: High priority; | 00 | | | | | | | | | 0: Low priority | | | | | | | 0x645 | PRIO_1 | RW | Byte 1 of priority | 00 | | | | | | 0x646 | PRIO_2 | RW | Byte 2 of priority | 00 | | | | | | 0x648 | IRQSRC_0 | R | Byte 0 of interrupt source | | | | | | | 0x649 | IRQSRC_1 | R | Byte 1 of interrupt source | | | | | | | 0x64a | IRQSRC_2 | R | Byte 2 of interrupt source | | | | | | # **6.2.1** Enable/Mask interrupt sources Various interrupt sources could be enabled or masked by registers MASK\_0~MASK\_2 (address 0x640~0x642). # 6.2.2 Interrupt mode and priority Interrupt mode is typically-used mode. Register IRQMODE (address 0x643)[0] should be set to 1b'1 to enable interrupt function. DS-TLSR8267-E24 62 Ver3.0.0 IRQ tasks could be set as High or Low priority via registers PRIO\_0~PRIO\_2 (address 0x644~0x646). When more than one interrupt sources assert interrupt requests at the same time, CPU will respond depending on respective interrupt priority levels. It's recommended not to modify priority setting. #### 6.2.3 Interrupt source flag Three bytes in registers IRQSRC\_0~IRQSRC\_2 (address 0x648~0x64a) serve to indicate IRQ sources. Once IRQ occurs from certain source, the corresponding IRQ source flag will be raised to "High". User could identify IRQ source by reading address 0x648~0x64a. When handling edge-triggered type interrupt, the corresponding IRQ source flag needs to be cleared via address 0x64a. Take the interrupt source usb\_250us for example: First enable the interrupt source by setting address 0x642 bit[0] to 1; then set address 0x643 bit[0] to 1 to enable the interrupt. In interrupt handling function, 24-bit data is read from address 0x648~0x64a to determine which IRQ source is valid; if data bit[16] is 1, it means the usb\_250us interrupt is valid. Clear this interrupt source by setting address 0x64a bit[0] to 1. As for level-type interrupt, IRQ interrupt source status needs to be cleared via setting corresponding module status register. Take Timer0 IRQ interrupt source for example, register TMR\_STATUS (address 0x623) [0] should be written with 1b'1 to clear Timer0 status (refer to section 5.1.1). DS-TLSR8267-E24 63 Ver3.0.0 ## 7 Interface #### 7.1 **GPIO** The TLSR8267ET48, TLSR8267F512ET48, TLSR8267F512ET/AT32 and TLSR8267F128ET24 support up to 37, 36, 21 and 14 GPIOs respectively. Except for dedicated GPIOs, all digital IOs can be used as general purpose IOs. All GPIOs except for MSPI interface (including ANA\_A<0>~ANA\_E<3>) have configurable pull-up/pull-down resistor. Please refer to **section 7.1.3** for details. ## 7.1.1 Basic configuration Please refer to Table 7-1 in section 7.1.1.3 for various GPIO interface configuration. ## 7.1.1.1 Multiplexed functions For a pin listed in Table 7-1, it acts as the function in the "Default Function" column by default. If a pin with multiplexed functions does not act as GPIO function by default, to use it as GPIO function, first set the bit in "Act as GPIO" column to 1b'1. After GPIO function is enabled, if the pin is used as output, both the bits in "IE" and "OEN" columns should be cleared, then set the register value in the "Output" column; if the pin is used as input, both the bits in "IE" and "OEN" columns set to 1b'1, and the input data can be read from the register in the "Input" column. To use a pin as certain multiplexed function (neither the default function nor GPIO function), first clear the bit in "Act as GPIO" column, and then configure register in "Pad Function Mux" column. Take the DMIC\_DI/PWM0/ANA\_A<0> pin for example. (1) The pin acts as GPIO function by default. If the pin is used as general output, both address 0x581[0] and 0x582[0] should be cleared, then configure address 0x583[0]. If the pin is used as general input, both address 0x581[0] DS-TLSR8267-E24 64 Ver3.0.0 and 0x582[0] should be set to 1b'1, and the input data can be read from address 0x580[0]. - (2) To use the pin as DMIC\_DI function, address 0x586[0] should be cleared and 0x5b0[0] should be set to 1b'1. - (3) Addresses 0x586[0] and 0x5b0[0] should be cleared to use the pin as PWM0 function. Take the PWM2/SWS/ANA\_B<0> pin as another example. - (1) The pin acts as SWS function by default. - (2) To use it as GPIO function, first set address 0x58e[0] to 1b'1. If the pin is used as general output, both address 0x589[0] and 0x58a[0] should be cleared, then configure address 0x58b[0]. If the pin is used as general input, both address 0x589[0] and 0x58a[0] should be set to 1b'1, and the input data can be read from address 0x588[0]. - (3) To use it as PWM2 function, clear address 0x58e[0], and set 0x5b1[0] to 1b'1. ## 7.1.1.2 Drive strength The registers in the "**DS**" column are used to configure the corresponding pin's driving strength: "1" indicates maximum drive level, while "0" indicates minimal drive level. The "DS" configuration will take effect when the pin is used as output. It's set as the strongest driving level by default. In actual applications, driving strength can be decreased to lower level if necessary. All the pins support maximum drive level of 4mA ("DS"=1) and minimal drive level of 0.7mA ("DS"=0) with the following exceptions: - ♦ ANA E<1> and ANA E<0>: maximum=16mA ("DS"=1), minimum=12mA ("DS"=0) - ♦ ANA\_E<3> and ANA\_E<2>: maximum=12mA ("DS"=1), minimum=8mA ("DS"=0) DS-TLSR8267-E24 65 Ver3.0.0 # 7.1.1.3 GPIO lookup table Table 7-1 GPIO lookup table | | Default | Pad Func | Pad Function Mux | | GPIO Setting | | | | | | | |------------------------|----------|------------------|------------------|--------------|--------------|----------|----------|-----------|-----------|----------------|--| | Pin | function | bit = 1 | bit = 0 | Input<br>(R) | IE | OEN | Output | Polarity | DS | Act as<br>GPIO | | | DMIC_DI/PWM0/ | GPIO | 5b0[0] DMIC_DI | 5b0[0] PWM0 | 0x580[0] | 0x581[0] | 0x582[0] | 0x583[0] | 0x584[0] | 0x585[0] | 0x586[0] | | | ANA_A<0> | 0110 | 300[0] 211110_21 | 350[0] 1 11110 | 0,000[0] | 0,301[0] | 0,002[0] | 0,303[0] | 0,50 1[0] | 0,000[0] | 0x300[0] | | | DMIC_CLK/ | GPIO | | | 0x580[1] | 0x581[1] | 0x582[1] | 0x583[1] | 0x584[1] | 0x585[1] | 0x586[1] | | | ANA_A<1> | | | | | | | | | | | | | DO/PWM0_N/ | GPIO | 5b0[1] DO | 5b0[1] PWM0_N | 0x580[2] | 0x581[2] | 0x582[2] | 0x583[2] | 0x584[2] | 0x585[2] | 0x586[2] | | | ANA_A<2> | | | | | | | | | | | | | DI/PWM1/ | GPIO | 5b0[2] DI | 5b0[2]PWM1 | 0x580[3] | 0x581[3] | 0x582[3] | 0x583[3] | 0x584[3] | 0x585[3] | 0x586[3] | | | ANA_A<3> | | | | | | | | | | | | | CK/PWM1_N/ | GPIO | 0x5b0[4]CK | 0x5b0[4]PWM1_N | 0x580[4] | 0x581[4] | 0x582[4] | 0x583[4] | 0x584[4] | 0x585[4] | 0x586[4] | | | ANA_A<4> | | | | | | | | | | | | | CN/PWM2_N/ | GPIO | 0x5b0[5]CN | 0x5b0[5]PWM2_N | 0x580[5] | 0x581[5] | 0x582[5] | 0x583[5] | 0x584[5] | 0x585[5] | 0x586[5] | | | ANA_A<5> | | | | | | | | | | | | | UART_TX/ | GPIO | | UART_TX | 0x580[6] | 0x581[6] | 0x582[6] | 0x583[6] | 0x584[6] | 0x585[6] | 0x586[6] | | | ANA_A<6> | | | | 0.5.0[4] | 0.5.4[4] | 0.5.0[4] | 0.5.0[4] | 0.5.4(4) | 0.5.5[4] | 0.5.6(4) | | | MSDO | MSDO | | | 0x5a0[4] | 0x5a1[4] | 0x5a2[4] | 0x5a3[4] | 0x5a4[4] | 0x5a5[4] | 0x5a6[4] | | | MCLK | MCLK | | | 0x5a0[5] | 0x5a1[5] | 0x5a2[5] | 0x5a3[5] | 0x5a4[5] | 0x5a5[5] | 0x5a6[5] | | | MSCN | MSCN | | | 0x5a0[6] | 0x5a1[6] | 0x5a2[6] | 0x5a3[6] | 0x5a4[6] | 0x5a5[6] | 0x5a6[6] | | | MSDI | MSDI | | | 0x5a0[7] | 0x5a1[7] | 0x5a2[7] | 0x5a3[7] | 0x5a4[7] | 0x5a5[7] | 0x5a6[7] | | | UART_RX/SWM/ | GPIO | 0x5b0[7]UART_RX | 0x5b0[7]SWM | 0x580[7] | 0x581[7] | 0x582[7] | 0x583[7] | 0x584[7] | 0x585[7] | 0x586[7] | | | ANA_A<7> | | | | | | | | | | | | | PWM2/SWS/ ANA_B<0> | SWS | 0x5b1[0]PWM2 | 0x5b1[0]SWS | 0x588[0] | 0x589[0] | 0x58a[0] | 0x58b[0] | 0x58c[0] | 0x58d[0] | 0x58e[0] | | | PWM2_N/ | GPIO | | 0x5b1[1]PWM2_N | 0x588[1] | 0x589[1] | 0x58a[1] | 0x58b[1] | 0x58c[1] | 0x58d[1] | 0x58e[1] | | | ANA_B<1> | 0110 | | 0X301[1]1 WWZ_W | 0,000[1] | 0,303[1] | 0,000[1] | 0.000[1] | 0,000[1] | 0,000[1] | 0,000[1] | | | UART_TX/PWM3/ | GPIO | 0x5b1[2]UART_TX | 0x5b1[2]PWM3 | 0x588[2] | 0x589[2] | 0x58a[2] | 0x58b[2] | 0x58c[2] | 0x58d[2] | 0x58e[2] | | | ANA_B<2> | | ., _ | . , | | | | | . , | | | | | UART_RX/PWM3_N/ | GPIO | 0x5b1[3]UART_RX | 0x5b1[3]PWM3_N | 0x588[3] | 0x589[3] | 0x58a[3] | 0x58b[3] | 0x58c[3] | 0x58d[3] | 0x58e[3] | | | ANA_B<3> | | | | | | | | | | | | | CN/PWM4/ | CN | 0x5b1[4]CN | 0x5b1[4]PWM4 | 0x588[4] | 0x589[4] | 0x58a[4] | 0x58b[4] | 0x58c[4] | 0x58d[4] | 0x58e[4] | | | ANA_B<4> | | | | | | | | | | | | | DO/PWM4_N/ ANA_B<5> | DO | 0x5b1[5]DO | 0x5b1[5]PWM4_N | 0x588[5] | 0x589[5] | 0x58a[5] | 0x58b[5] | 0x58c[5] | 0x58d[5] | 0x58e[5] | | | DI/PWM5/ | DI | 0x5b1[6]DI | 0x5b1[6]PWM5 | 0x588[6] | 0x589[6] | 0x58a[6] | 0x58b[6] | 0x58c[6] | 0x58d[6] | 0x58e[6] | | | ANA_B<6> | J. | 2.002[0]01 | 5552[0]. ****** | 5555[0] | 5565[0] | 5550[0] | 5555[0] | 0500[0] | 5,,550[0] | 5555[0] | | | CK/PWM5_N/<br>ANA_B<7> | СК | 0x5b1[7]CK | 0x5b1[7]PWM5_N | 0x588[7] | 0x589[7] | 0x58a[7] | 0x58b[7] | 0x58c[7] | 0x58d[7] | 0x58e[7] | | ## Datasheet for Telink BLE SoC TLSR8267 | | | Pad Function Mux | | GPIO Setting | | | | | | | | |----------------------------|---------------------|------------------|---------------|--------------|----------|----------|----------|----------|----------|----------------|--| | Pin | Default<br>function | bit = 1 | bit = 0 | Input<br>(R) | IE | OEN | Output | Polarity | DS | Act as<br>GPIO | | | I2C_SDA/PWM0/<br>ANA_C<0> | GPIO | 0x5b2[0]I2C_SDA | 0x5b2[0]PWM0 | 0x590[0] | 0x591[0] | 0x592[0] | 0x593[0] | 0x594[0] | 0x595[0] | 0x596[0] | | | I2C_SCK/PWM1/<br>ANA_C<1> | GPIO | 0x5b2[1]I2C_SCK | 0x5b2[1]PWM1 | 0x590[1] | 0x591[1] | 0x592[1] | 0x593[1] | 0x594[1] | 0x595[1] | 0x596[1] | | | UART_TX/PWM2/<br>ANA_C<2> | GPIO | 0x5b2[2]UART_TX | 0x5b2[2]PWM2 | 0x590[2] | 0x591[2] | 0x592[2] | 0x593[2] | 0x594[2] | 0x595[2] | 0x596[2] | | | UART_RX/PWM3/<br>ANA_C<3> | GPIO | 0x5b2[3]UART_RX | 0x5b2[3]PWM3 | 0x590[3] | 0x591[3] | 0x592[3] | 0x593[3] | 0x594[3] | 0x595[3] | 0x596[3] | | | UAR_RTS/PWM4/<br>ANA_C<4> | GPIO | 0x5b2[4]UART_RTS | 0x5b2[4]PWM4 | 0x590[4] | 0x591[4] | 0x592[4] | 0x593[4] | 0x594[4] | 0x595[4] | 0x596[4] | | | UART_CTS/PWM5/<br>ANA_C<5> | GPIO | 0x5b2[5]UART_CTS | 0x5b2[5]PWM5 | 0x590[5] | 0x591[5] | 0x592[5] | 0x593[5] | 0x594[5] | 0x595[5] | 0x596[5] | | | GP0/ANA_C<6> | GPIO | | | 0x590[6] | 0x591[6] | 0x592[6] | 0x593[6] | 0x594[6] | 0x595[6] | 0x596[6] | | | GP1/ANA_C<7> | GPIO | | | 0x590[7] | 0x591[7] | 0x592[7] | 0x593[7] | 0x594[7] | 0x595[7] | 0x596[7] | | | GP2/ANA_D<0> | GPIO | | | 0x598[0] | 0x599[0] | 0x59a[0] | 0x59b[0] | 0x59c[0] | 0x59d[0] | 0x59e[0] | | | GP3/ANA_D<1> | GPIO | | | 0x598[1] | 0x599[1] | 0x59a[1] | 0x59b[1] | 0x59c[1] | 0x59d[1] | 0x59e[1] | | | GP4/ANA_D<2> | GPIO | | | 0x598[2] | 0x599[2] | 0x59a[2] | 0x59b[2] | 0x59c[2] | 0x59d[2] | 0x59e[2] | | | GP5/ANA_D<3> | GPIO | | | 0x598[3] | 0x599[3] | 0x59a[3] | 0x59b[3] | 0x59c[3] | 0x59d[3] | 0x59e[3] | | | GP6/ANA_D<4> | GPIO | | | 0x598[4] | 0x599[4] | 0x59a[4] | 0x59b[4] | 0x59c[4] | 0x59d[4] | 0x59e[4] | | | PWM0/ANA_D<5> | GPIO | | PWM0 | 0x598[5] | 0x599[5] | 0x59a[5] | 0x59b[5] | 0x59c[5] | 0x59d[5] | 0x59e[5] | | | PWM1/ANA_D<6> | GPIO | | PWM1 | 0x598[6] | 0x599[6] | 0x59a[6] | 0x59b[6] | 0x59c[6] | 0x59d[6] | 0x59e[6] | | | PWM2/ANA_D<7> | GPIO | | PWM2 | 0x598[7] | 0x599[7] | 0x59a[7] | 0x59b[7] | 0x59c[7] | 0x59d[7] | 0x59e[7] | | | PWM0/SDM_P/<br>ANA_E<0> | GPIO | 0x5b4[0]PWM0 | 0x5b4[0]SDM_P | 0x5a0[0] | 0x5a1[0] | 0x5a2[0] | 0x5a3[0] | 0x5a4[0] | 0x5a5[0] | 0x5a6[0] | | | PWM1/SDM_N/<br>ANA_E<1> | GPIO | 0x5b4[1]PWM1 | 0x5b4[1]SDM_N | 0x5a0[1] | 0x5a1[1] | 0x5a2[1] | 0x5a3[1] | 0x5a4[1] | 0x5a5[1] | 0x5a6[1] | | | DM/ANA_E<2> | DM | | DM | 0x5a0[2] | 0x5a1[2] | 0x5a2[2] | 0x5a3[2] | 0x5a4[2] | 0x5a5[2] | 0x5a6[2] | | | DP/ANA_E<3> | DP | | DP | 0x5a0[3] | 0x5a1[3] | 0x5a2[3] | 0x5a3[3] | 0x5a4[3] | 0x5a5[3] | 0x5a6[3] | | ## \*Notes: (1) IE: Input enable, high active; (2) OEN: Output enable, low active; (3) Priority: "Act as GPIO" has the highest priority; (4) For all unused GPIOs, corresponding "IE" must be set as 0; (5) When SWS/ANA\_B<0> "IE" is set as 1, this pin must be fixed as pull-up/pull-down state (float state is not allowed). DS-TLSR8267-E24 67 Ver3.0.0 ## 7.1.2 Connection relationship between GPIO and related modules GPIO can be used to generate GPIO interrupt signal for interrupt system, counting or control signal for Timer/Counter module, or GPIO2RISC interrupt signal for interrupt system. For the "Exclusive Or (XOR)" operation result for input signal from any GPIO pin and respective "Polarity" value, on one hand, it takes "And" operation with "irq" and generates GPIO interrupt request signal; on the other hand, it takes "And" operation with "m0/m1/m2", and generates counting signal in Mode 1 or control signal in Mode 2 for Timer0/Timer1/Timer2, or generates GPIO2RISC interrupt request signal. GPIO interrupt request signal = | ((input ^ polarity) & irq); Counting (Mode 1) or control (Mode 2) signal for Timer0 = | ((input ^ polarity) & m0); Counting (Mode 1) or control (Mode 2) signal for Timer1 = | ((input ^ polarity) & m1); Counting (Mode 1) or control (Mode 2) signal for Timer2 = | ((input ^ polarity) & m2); GPIO2RISC[0] interrupt request signal = | ((input ^ polarity) & m0); GPIO2RISC[1] interrupt request signal = | ((input ^ polarity) & m1); GPIO2RISC[2] interrupt request signal = | ((input ^ polarity) & m2); Figure 7-1 Logic relationship between GPIO and related modules DS-TLSR8267-E24 68 Ver3.0.0 Please refer to Table 7-2 and Table 6- 1 to learn how to configure GPIO for interrupt system or Timer/Counter (Mode 1 or Mode 2). - (1) First enable GPIO function, IE and disable OEN. - (2) GPIO IRQ signal: Select GPIO interrupt trigger edge (positive edge or negative edge) via configuring "Polarity", and set corresponding GPIO interrupt enabling bit "Irq". Then set address 0x5b5[3] to enable GPIO IRQ. Finally enable GPIO interrupt (irq\_gpio at address 0x642[2]). User can read addresses 0x5e0 ~ 0x5e4 to see which GPIO asserts GPIO interrupt request signal. Note: 0x5e0[7:0] --> ANA\_A<7>~ANA\_A<0>, 0x5e1[7:0] --> ANA\_B<7>~ANA\_B<7>~ANA\_B<0>, 0x5e2[7:0] --> ANA\_C<7>~ANA\_C<0>, 0x5e3[7:0] --> ANA\_D<7>~ANA\_D<0>, 0x5e4[7:0] --> {MSDI, MSCN, MCLK, MSDO, ANA\_E<3>~ANA\_E<0>}}. - (3) Timer/Counter counting or control signal: Configure "Polarity" (In Mode 1, it determines GPIO edge when Timer Tick counting increases; in Mode 2, it determines GPIO edge when Timer Tick starts counting) and set "m0/m1/m2". User can read addresses 0x5e8~0x5ec/0x5f0~0x5f4/0x5f8~0x5fc to see which GPIO asserts counting signal (in Mode 1) or control signal (in Mode 2) for Timer0/Timer1/Timer2. Note: Timer0: 0x5e8[7:0] --> ANA\_A<7>~ANA\_A<0>, 0x5e9[7:0] --> ANA\_B<7>~ANA\_B<0>, 0x5ea[7:0] --> ANA\_C<7>~ANA\_C<0>, 0x5eb[7:0] --> ANA\_D<7>~ANA\_D<0>, 0x5ec[7:0] --> {MSDI, MSCN, MCLK, MSDO, ANA\_E<3>~ANA\_E<0>}; Timer1: 0x5f0[7:0] --> ANA\_A<7>~ANA\_A<0>, 0x5f1[7:0] --> ANA\_B<7>~ANA\_B<0>, 0x5f2[7:0] --> ANA\_C<7>~ANA\_C<0>, 0x5f3[7:0] --> ANA\_B<7>~ANA\_D<0>, 0x5f4[7:0] --> {MSDI, MSCN, MCLK, MSDO, ANA\_E<3>~ANA\_E<0>}; Timer2: 0x5f8[7:0] --> ANA\_A<7>~ANA\_A<0>, 0x5f9[7:0] --> ANA\_B<7>~ANA\_B<0>, 0x5fa[7:0] --> ANA\_A<7>~ANA\_A<0>, 0x5f9[7:0] --> ANA\_B<7>~ANA\_B<0>, 0x5fa[7:0] --> ANA\_C<7>~ANA\_C<0>, 0x5f9[7:0] --> ANA\_B<7>~ANA\_B<0>, 0x5fa[7:0] --> ANA\_C<7>~ANA\_C<0>, 0x5f9[7:0] --> ANA\_B<7>~ANA\_B<0>, 0x5fa[7:0] --> ANA\_C<7>~ANA\_C<0>, 0x5fb[7:0] --> ANA\_B<7>~ANA\_B<0>, 0x5fc[7:0] --> ANA\_C<7>~ANA\_C<0>, 0x5fb[7:0] --> ANA\_B<7>~ANA\_B<0>, 0x5fc[7:0] --> {MSDI, MSCN, MCLK, MSDO, ANA\_E<3>~ANA\_E<0>}. - (4) GPIO2RISC IRQ signal: Select GPIO2RISC interrupt trigger edge (positive edge or negative edge) via configuring "Polarity", and set corresponding GPIO DS-TLSR8267-E24 69 Ver3.0.0 enabling bit "m0"/"m1"/"m2". Enable GPIO2RISC[0]/GPIO2RISC[1]/GPIO2RISC[2] interrupt, i.e. "gpio2risc[0]" (address 0x642[5]) / "gpio2risc[1]" (address 0x642[6]) / "gpio2risc[2]" (address 0x642[7]). Table 7-2 GPIO lookup table2 | Pin | Input<br>(R) | Polarity 1: active low 0: active high | Irq | m0 | m1 | m2 | |---------------------------------|--------------|---------------------------------------|----------|----------|----------|----------| | DMIC_DI/PWM0/<br>ANA_A<0> | 0x580[0] | 0x584[0] | 0x587[0] | 0x5b8[0] | 0x5c0[0] | 0x5c8[0] | | DMIC_CLK/<br>ANA_A<1> | 0x580[1] | 0x584[1] | 0x587[1] | 0x5b8[1] | 0x5c0[1] | 0x5c8[1] | | DO/PWM0_N/<br>ANA_A<2> | 0x580[2] | 0x584[2] | 0x587[2] | 0x5b8[2] | 0x5c0[2] | 0x5c8[2] | | DI/PWM1/<br>ANA_A<3> | 0x580[3] | 0x584[3] | 0x587[3] | 0x5b8[3] | 0x5c0[3] | 0x5c8[3] | | CK/PWM1_N/<br>ANA_A<4> | 0x580[4] | 0x584[4] | 0x587[4] | 0x5b8[4] | 0x5c0[4] | 0x5c8[4] | | CN/PWM2_N/<br>ANA_A<5> | 0x580[5] | 0x584[5] | 0x587[5] | 0x5b8[5] | 0x5c0[5] | 0x5c8[5] | | UART_TX/<br>ANA_A<6> | 0x580[6] | 0x584[6] | 0x587[6] | 0x5b8[6] | 0x5c0[6] | 0x5c8[6] | | MSDO | 0x5a0[4] | 0x5a4[4] | 0x5a7[4] | 0x5bc[4] | | | | MCLK | 0x5a0[5] | 0x5a4[5] | 0x5a7[5] | 0x5bc[5] | | | | MSCN | 0x5a0[6] | 0x5a4[6] | 0x5a7[6] | 0x5bc[6] | | | | MSDI | 0x5a0[7] | 0x5a4[7] | 0x5a7[7] | 0x5bc[7] | | | | UART_RX/SWM/<br>ANA_A<7> | 0x580[7] | 0x584[7] | 0x587[7] | 0x5b8[7] | 0x5c0[7] | 0x5c8[7] | | PWM2/SWS/<br>ANA_B<0> | 0x588[0] | 0x58c[0] | 0x58f[0] | 0x5b9[0] | 0x5c1[0] | 0x5c9[0] | | PWM2_N/<br>ANA_B<1> | 0x588[1] | 0x58c[1] | 0x58f[1] | 0x5b9[1] | 0x5c1[1] | 0x5c9[1] | | UART_TX/PWM3/<br>ANA_B<2> | 0x588[2] | 0x58c[2] | 0x58f[2] | 0x5b9[2] | 0x5c1[2] | 0x5c9[2] | | UART_RX/PWM3_<br>N/<br>ANA_B<3> | 0x588[3] | 0x58c[3] | 0x58f[3] | 0x5b9[3] | 0x5c1[3] | 0x5c9[3] | DS-TLSR8267-E24 70 Ver3.0.0 | | | | Datas | heet for Telini | I DEL OCO I | LOROZOT | |----------------------------|--------------|---------------------------------------|----------|-----------------|-------------|----------| | Pin | Input<br>(R) | Polarity 1: active low 0: active high | Irq | m0 | m1 | m2 | | CN/PWM4/<br>ANA_B<4> | 0x588[4] | 0x58c[4] | 0x58f[4] | 0x5b9[4] | 0x5c1[4] | 0x5c9[4] | | DO/PWM4_N/<br>ANA_B<5> | 0x588[5] | 0x58c[5] | 0x58f[5] | 0x5b9[5] | 0x5c1[5] | 0x5c9[5] | | DI/PWM5/<br>ANA_B<6> | 0x588[6] | 0x58c[6] | 0x58f[6] | 0x5b9[6] | 0x5c1[6] | 0x5c9[6] | | CK/PWM5_N/<br>ANA_B<7> | 0x588[7] | 0x58c[7] | 0x58f[7] | 0x5b9[7] | 0x5c1[7] | 0x5c9[7] | | I2C_SDA/PWM0/<br>ANA_C<0> | 0x590[0] | 0x594[0] | 0x597[0] | 0x5ba[0] | 0x5c2[0] | 0x5ca[0] | | I2C_SCK/PWM1/<br>ANA_C<1> | 0x590[1] | 0x594[1] | 0x597[1] | 0x5ba[1] | 0x5c2[1] | 0x5ca[1] | | UART_TX/PWM2/<br>ANA_C<2> | 0x590[2] | 0x594[2] | 0x597[2] | 0x5ba[2] | 0x5c2[2] | 0x5ca[2] | | UART_RX/PWM3/<br>ANA_C<3> | 0x590[3] | 0x594[3] | 0x597[3] | 0x5ba[3] | 0x5c2[3] | 0x5ca[3] | | UAR_RTS/PWM4/<br>ANA_C<4> | 0x590[4] | 0x594[4] | 0x597[4] | 0x5ba[4] | 0x5c2[4] | 0x5ca[4] | | UART_CTS/PWM5/<br>ANA_C<5> | 0x590[5] | 0x594[5] | 0x597[5] | 0x5ba[5] | 0x5c2[5] | 0x5ca[5] | | GP0/ANA_C<6> | 0x590[6] | 0x594[6] | 0x597[6] | 0x5ba[6] | 0x5c2[6] | 0x5ca[6] | | GP1/ANA_C<7> | 0x590[7] | 0x594[7] | 0x597[7] | 0x5ba[7] | 0x5c2[7] | 0x5ca[7] | | GP2/ANA_D<0> | 0x598[0] | 0x59c[0] | 0x59f[0] | 0x5bb[0] | 0x5c3[0] | 0x5cb[0] | | GP3/ANA_D<1> | 0x598[1] | 0x59c[1] | 0x59f[1] | 0x5bb[1] | 0x5c3[1] | 0x5cb[1] | | GP4/ANA_D<2> | 0x598[2] | 0x59c[2] | 0x59f[2] | 0x5bb[2] | 0x5c3[2] | 0x5cb[2] | | GP5/ANA_D<3> | 0x598[3] | 0x59c[3] | 0x59f[3] | 0x5bb[3] | 0x5c3[3] | 0x5cb[3] | | GP6/ANA_D<4> | 0x598[4] | 0x59c[4] | 0x59f[4] | 0x5bb[4] | 0x5c3[4] | 0x5cb[4] | | PWM0/ANA_D<5> | 0x598[5] | 0x59c[5] | 0x59f[5] | 0x5bb[5] | 0x5c3[5] | 0x5cb[5] | | PWM1/ANA_D<6> | 0x598[6] | 0x59c[6] | 0x59f[6] | 0x5bb[6] | 0x5c3[6] | 0x5cb[6] | | PWM2/ANA_D<7> | 0x598[7] | 0x59c[7] | 0x59f[7] | 0x5bb[7] | 0x5c3[7] | 0x5cb[7] | | PWM0/SDM_P/<br>ANA_E<0> | 0x5a0[0] | 0x5a4[0] | 0x5a7[0] | 0x5bc[0] | 0x5c4[0] | 0x5cc[0] | | PWM1/SDM_N/<br>ANA_E<1> | 0x5a0[1] | 0x5a4[1] | 0x5a7[1] | 0x5bc[1] | 0x5c4[1] | 0x5cc[1] | | DM/ANA_E<2> | 0x5a0[2] | 0x5a4[2] | 0x5a7[2] | 0x5bc[2] | 0x5c4[2] | 0x5cc[2] | | Pin | Input<br>(R) | Polarity 1: active low 0: active high | Irq | m0 | m1 | m2 | |-------------|--------------|---------------------------------------|----------|----------|----------|----------| | DP/ANA_E<3> | 0x5a0[3] | 0x5a4[3] | 0x5a7[3] | 0x5bc[3] | 0x5c4[3] | 0x5cc[3] | ## 7.1.3 Pull-up/Pull-down resistor All GPIOs except for MSPI interface (including ANA\_A<0>~ANA\_E<3>) support configurable $1M\Omega/10K\Omega$ pull-up resistor or $100K\Omega$ pull-down resistor which are all disabled by default. Analog registers including afe3V\_reg08<4:7>, afe3V\_reg10<4:7>~afe3V\_reg18 serve to control the pull-up/pull-down resistor for each GPIO. The DP pin also supports $1.5 K\Omega$ pull-up resistor for USB use. The $1.5 K\Omega$ pull up resistor is disabled by default and can be enabled via clearing analog register afe3V\_reg00<4>. For the DP pin, user can only enable either $1.5 K\Omega$ pull up or $1 M\Omega/10 K\Omega$ pull-up/ $100 K\Omega$ pull-down resistor at the same time. Please refer to Table 7-3 for details. Take the ANA\_A<0> for example: Setting analog register afe3V\_reg10<5:4> to 2b'01/2b'10/2b'11 is to enable $1M\Omega$ pull-up resistor/ $10K\Omega$ pull-up resistor/ $10K\Omega$ pull-down resistor respectively for ANA\_A<0>; Clearing the two bits (default value) disables pull-up and pull-down resistor for ANA\_A<0>. Table 7-3 Analog registers for pull-up/pull-down resistor control | Address | Mnemonic | Default Value | Description | |------------------|----------------------|------------------------------|---------------------------------| | | | | disable usb dp 1.5KOhm pull up | | afe3V reg00<4> | dp_pullup_res_enb | 1 | resistor | | alesv_regoo<42 | up_pullup_res_ellb | 1 | 1: disable | | | | | 0: enable | | | | | Wake up mux ANA_E<2> pull | | afe3V_reg08<5:4> | | | up/down controls | | | مرداد معامرين مصادع | 00 No pull up/down resistor | | | | pullupdown_ctrl<1:0> | 00 | 01 1MOhm pull-up resistor | | | | 10 – 10kOhm pull-up resistor | | | | | | 11 – 100kOhm pull-down resistor | DS-TLSR8267-E24 72 Ver3.0.0 | Address | Mnemonic | Default Value | Description | |---------------------|--------------------------|---------------|---------------------------------| | , 1441 655 | | 20.00.0 70.00 | · | | | | | Wake up mux ANA_E<3> pull | | | | | up/down controls | | afe3V_reg08<7:6> | pullupdown_ctrl<1:0> | 00 | 00 No pull up/down resistor | | | | | 01 1MOhm pull-up resistor | | | | | 10 – 10kOhm pull-up resistor | | | | | 11 – 100kOhm pull-down resistor | | | | | Wake up mux ANA_A<0> pull | | | | | up/down controls | | afe3V_reg10<5:4> | pullupdown_ctrl<1:0> | 00 | 00 No pull up/down resistor | | | | | 01 1MOhm pull-up resistor | | | | | 10 – 10kOhm pull-up resistor | | | | | 11 – 100kOhm pull-down resistor | | | | | Wake up mux ANA_A<1> pull | | | | | up/down controls | | afe3V_reg10<7:6> | pullupdown ctrl<1:0> | 00 | 00 No pull up/down resistor | | die5v_reg10 \7.0 | pullupuowii_cti1\1.0> | 00 | 01 1MOhm pull-up resistor | | | | | 10 – 10kOhm pull-up resistor | | | | | 11 – 100kOhm pull-down resistor | | | | | Wake up mux ANA_A<2>pull | | | pullupdown_ctrl<1:0> | 00 | up/down controls | | afe3V_reg11<1:0> | | | 00 No pull up/down resistor | | alesv_legii\1.0> | | | 01 1MOhm pull-up resistor | | | | | 10 – 10kOhm pull-up resistor | | | | | 11 – 100kOhm pull-down resistor | | | | | Wake up mux ANA_A<3> pull | | | | | up/down controls | | afe3V reg11<3:2> | pullupdown_ctrl<1:0> | 00 | 00 No pull up/down resistor | | alesv_regii<5.2> | | | 01 1MOhm pull-up resistor | | | | | 10 – 10kOhm pull-up resistor | | | | | 11 – 100kOhm pull-down resistor | | | | | Wake up mux ANA_A<4> pull | | | | | up/down controls | | -f-21/11 -F-45 | and a company | 00 | 00 No pull up/down resistor | | afe3V_reg11<5:4> | pullupdown_ctrl<1:0> | 00 | 01 1MOhm pull-up resistor | | | | | 10 – 10kOhm pull-up resistor | | | | | 11 – 100kOhm pull-down resistor | | | | | Wake up mux ANA_A<5> pull | | | | | up/down controls | | afa2\/ wa =4.4 =7.5 | mullion day, or and 44.0 | 00 | 00 No pull up/down resistor | | afe3V_reg11<7:6> | pullupdown_ctrl<1:0> | | 01 1MOhm pull-up resistor | | | | | 10 – 10kOhm pull-up resistor | | | | | 11 – 100kOhm pull-down resistor | | | | De | atasheet for Telink BLE SoC TLSR8267 | |------------------|----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address | Mnemonic | Default Value | Description | | afe3V_reg12<1:0> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_A<6> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg12<3:2> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_A<7> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 - 10kOhm pull-up resistor 11 - 100kOhm pull-down resistor | | afe3V_reg12<5:4> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_B<0> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg12<7:6> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_B<1> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg13<1:0> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_B<2> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg13<3:2> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_B<3> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg13<5:4> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_B<4> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | | | De | atasheet for Telink BLE SoC TLSR8267 | |------------------|----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address | Mnemonic | Default Value | Description | | afe3V_reg13<7:6> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_B<5> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg14<1:0> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_B<6> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg14<3:2> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_B<7> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg14<5:4> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_C<0> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg14<7:6> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_C<1> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg15<1:0> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_C<2> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg15<3:2> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_C<3> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | | | De | atasheet for Telink BLE SoC TLSR8267 | |------------------|----------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address | Mnemonic | Default Value | Description | | afe3V_reg15<5:4> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_C<4> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg15<7:6> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_C<5> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg16<1:0> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_C<6> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg16<3:2> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_C<7> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg16<5:4> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_D<0> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg16<7:6> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_D<1> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 - 10kOhm pull-up resistor 11 - 100kOhm pull-down resistor | | afe3V_reg17<1:0> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_D<2> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | *SEMICONDOCTOR | | De | atasheet for Telink BLE SoC TLSR8267 | |------------------|----------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | Address | Mnemonic | Default Value | Description | | afe3V_reg17<3:2> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_D<3> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg17<5:4> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_D<4> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg17<7:6> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_D<5> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg18<1:0> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_D<6> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg18<3:2> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_D<7> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg18<5:4> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_E<0> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | | afe3V_reg18<7:6> | pullupdown_ctrl<1:0> | 00 | Wake up mux ANA_E<1> pull up/down controls 00 No pull up/down resistor 01 1MOhm pull-up resistor 10 10kOhm pull-up resistor 11 100kOhm pull-down resistor | ### 7.2 SWM and SWS The TLSR8267/TLSR8267F512/TLSR8267F128 supports Single Wire interface. SWM (Single Wire Master) and SWS (Single Wire Slave) represent the master and slave device of the single wire communication system developed by Telink. The maximum data rate can be up to 2Mbps. SWS usage is not supported in power-saving mode (deep sleep or suspend). ### 7.3 I2C The TLSR8267/TLSR8267F512/TLSR8267F128 embeds I2C hardware module, which could act as Master mode or Slave mode. I2C is a popular inter-IC interface requiring only 2 bus lines, a serial data line (SDA) and a serial clock line (SCL). ### 7.3.1 Communication protocol Telink I2C module supports standard mode (100kbps), Fast-mode (400kbps) and Fast-mode plus (1Mbps) with restriction that system clock must be by at least 10x of data rate. Two wires, SDA and SCL (SCK) carry information between Master device and Slave device connected to the bus. Each device is recognized by unique address (ID). Master device is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. Slave device is the device addressed by a master. Both SDA and SCL are bidirectional lines connected to a positive supply voltage via a pull-up resister. It's recommended to use the internal 10K pull-up resistor first. In order to speed up the pull-up process, user can use external pull-up resistor with smaller resistance value (e.g. 3.3K or 4.7K) instead. When the bus is free, both lines are HIGH. It's noted that data in SDA line must keep stable when clock signal in SCL line is at high level, and level state in SDA line is DS-TLSR8267-E24 78 Ver3.0.0 only allowed to change when clock signal in SCL line is at low level. Figure 7-2 I2C timing chart # 7.3.2 Register table Table 7-4 Register configuration for I2C | Address | Name | R/W | Description | Reset<br>Value | |---------|--------|-----|---------------------------------------------------------------------------------------------|----------------| | 0x00 | I2CSP | RW | I2C master clock speed | 0x1f | | 0x01 | I2CID | RW | [7:1] I2C ID | 0x5c | | 0x02 | I2CMST | RW | [0]: master busy [1]: master packet busy [2]: master received status: 0 for ACK; 1 for NAK | | | 0x03 | 12CSCT | RW | [0]: address auto increase enable [1]: I2C master enable [2] enable Mapping Mode | 0x01 | | 0x04 | I2CAD | RW | [7:0] data buffer in master mode | 0x5a | | 0x05 | I2CDW | RW | [7:0] Data buffer in master mode | 0xf1 | | 0x06 | I2CDR | RW | [7:0] Data buffer for Read or Write in master mode | 0x00 | | 0x07 | I2CCLT | RW | [0]: launch ID cycle [1]: launch address cycle | 0x00 | DS-TLSR8267-E24 79 Ver3.0.0 | Address | Name | R/W | Description | Reset<br>Value | |---------|---------------------|--------|--------------------------------------------|----------------| | | | | [2]: launch data write cycle | | | | | | [3]: launch data read cycle | | | | | | [4]: launch start cycle | | | | | | [5]: launch stop cycle | | | | | | [6]: enable read ID | | | | | | [7]: enable ACK in read command | | | 0x20 | Reg_host_map_status | R | [6:0] I2C read address | 0x00 | | | | | [0]:host_rd_clear_en | | | | | | [1]:host_cmd_irq_o:i2c host operation have | | | 0x21 | i2c_status | | happened | 0x01 | | | | | [2]:host_rd_tag_stat:i2c host operation | | | | | | have happened and is read operation | | | | | | [0]:write 1 clear software_irq | | | | | | [1]:write 1 clear host_cmd_irq | | | 0x22 | clear_stats | | [2]:write 1 clear host_rd_tag_stat | | | | | | [4]:write 1 set software_irq | | | | | | [5]write 1 clear ana_irq | | | 0x3e | Reg_host_map_adrl | R/W | Lower byte of Mapping mode buffer | 0x80 | | - ONSE | | .,, ., | address | 0.00 | | 0x3f | Reg_host_map_adrh | R/W | Higher byte of Mapping mode buffer | 0xd7 | | 0,01 | | .,, •• | address | ona, | ### 7.3.3 I2C Slave mode I2C module of the TLSR8267/TLSR8267F512/TLSR8267F128 acts as Slave mode by default. I2C slave address can be configured via register I2CID (address 0x01) [7:1]. Figure 7-3 Byte consisted of slave address and R/W flag bit I2C slave mode supports two sub modes including Direct Memory Access (DMA) mode and Mapping mode, which is selectable via address 0x03[2]. In I2C Slave mode, Master could initiate transaction anytime. I2C slave module will reply with ACK automatically. To monitor the start of I2C transaction, user could set interrupt from GPIO for SCA or SCL. ### 7.3.3.1 DMA mode In DMA mode, other devices (Master) could access (read/write) designated address in Register and/or SRAM of the TLSR8267/TLSR8267F512/TLSR8267F128 according to I2C protocol. I2C module of the TLSR8267/TLSR8267F512/TLSR8267F128 will execute the read/write command from I2C master automatically. But user needs to notice that the system clock shall be at least 10x faster than I2C bit rate. The access address designated by Master is offset by 0x800000. In the TLSR8267/TLSR8267F512/TLSR8267F128, Register address starts from 0x800000 and SRAM address starts from 0x808000. For example, if Addr High(AddrH) is 0xaa and Addr Low (AddrL) is 0xcc, the real address of accessed data is 0x80aacc. In DMA mode, Master could read/write data byte by byte. The designated access address is initial address and it supports auto increment by setting address 0x03[0] to 1b'1. DS-TLSR8267-E24 81 Ver3.0.0 ### **Read Format in DMA mode** Figure 7-4 Read format in DMA mode ### Write Format in DMA mode Figure 7-5 Write format in DMA mode ## 7.3.3.2 Mapping mode Mapping mode could be enabled via setting register I2CSCT (address 0x03)[2] to 1b'1. In Mapping mode, data written and read by I2C master will be redirected to specified 128-byte buffer in SRAM. User could specify the initial address of the buffer by configuring registers reg\_host\_map\_adrl (address 0x3e, lower byte) and reg\_host\_map\_adrh (address 0x3f, higher byte). The first 64-byte buffer is for written data and following 64-byte buffer is for read data. Every time the data access will start from the beginning of the Write-buffer/Read-buffer after previous I2C stop condition occurs. The last accessed data address during previous transfer could be checked in register reg\_host\_map\_status (address 0x20) [6:0] which is only updated after I2C STOP occurs. DS-TLSR8267-E24 82 Ver3.0.0 ## Read Format in mapping mode Figure 7-6 Read format in Mapping mode ## Write Format in mapping mode Figure 7-7 Write format in Mapping mode ### 7.3.4 I2C Master mode Address 0x03[1] should be set to 1b'1 to enable I2C master mode for the TLSR8267/TLSR8267F512/TLSR8267F128. Address 0x00 serves to set I2C Master clock: $F_{12C}$ = (System Clock/(address 0x73[7:4]+1)) / (4 \*clock speed configured in address 0x00). Since address 0x73[7:4] is set as 1 by default, the default $F_{12C}$ equals System Clock / (8 \* address 0x00). If 0x73[7:4] is set as 0, $F_{12C}$ will change to System Clock / (4 \* address 0x00). A complete I2C protocol contains START, Slave Address, R/W bit, data, ACK and STOP. Slave address could be configured via address 0x01[7:1]. I2C Master (i.e. I2C module of the TLSR8267/TLSR8267F512/TLSR8267F128) could send START, Slave Address, R/W bit, data and STOP by configuring address 0x07. I2C master will send enabled cycles with correct sequence. Address 0x02 serves to indicate whether Master/Master packet is busy, as well as Master received status. Bit[0] will be set to 1 when one byte is being sent, and the bit can be automatically cleared after a start signal/ address byte/acknowledge signal/data /stop signal is sent. Bit[1] is set to 1 when the start signal is sent, and the bit will be automatically cleared after the stop signal is sent. Bit[2] indicates whether to succeed in sending acknowledgement signal. DS-TLSR8267-E24 83 Ver3.0.0 ### 7.3.4.1 I2C Master Write transfer I2C Master has 3 byte buffer for write data, which are I2CAD (0x04), I2CDW (0x05) and I2CDR (0x06). Write transfer will be completed by I2C master module. For example, to implement an I2C write transfer with 3 byte data, which contains START, Slave Address, Write bit, ack from Slave, 1st byte, ack from slave, 2nd byte, ack from slave, 3rd byte, ack from slave and STOP, user needs to configure I2C slave address to I2CID (0x01) [7:1], 1st byte data to I2CAD, 2nd byte data to I2CDW and 3rd byte to I2CDR. To start I2C write transfer, I2CCLT (0x07) is configured to 0x3f. I2C Master will launch START, Slave address, Write bit, load ACK to I2CMST (0x02) [2], send I2CAD data, load ACK to I2CMST[2], send I2CDW data, load ACK to I2CMST[2], send I2CDR data, load ACK to I2CMST[2] and then STOP sequentially. For I2C write transfer whose data is more than 3 bytes, user could split the cycles according to I2C protocol. ### 7.3.4.2 I2C Master Read transfer I2C Master has one byte buffer for read data, which is I2CDR (0x06). Read transfer will be completed by I2C Master. For example, to implement an I2C read transfer with 1 byte data, which contains START, Slave Address, Read bit, Ack from Slave, 1<sup>st</sup> byte from Slave, Ack by master and STOP, user needs to configure I2C slave address to I2CID (0x01) [7:1]. To start I2C read transfer, I2CCLT (0x07) is configured to 0xf9. I2C Master will launch START, Slave address, Read bit, load ACK to I2CMST (0x02) [2], load data to I2CDR, reply ACK and then STOP sequentially. For I2C read transfer whose data is more than 1 byte, user could split the cycles according to I2C protocol. DS-TLSR8267-E24 84 Ver3.0.0 ### 7.3.5 I2C and SPI Usage I2C hardware and SPI hardware modules in the chip share part of the hardware, as a result, when both hardware interfaces are used, the restrictions listed within this section need to be taken into consideration. I2C and SPI hardware cannot be used as Slave at the same time. I2C Slave mode and SPI Master mode cannot be used at the same time. I2C Master mode and SPI Slave mode cannot be used at the same time. I2C and SPI can be used as Master at the same time only when ANA\_A<2>~ ANA\_A<5> are configured as SPI pins and ANA\_C<0>~ ANA\_C<1> are configured as I2C pins (please refer to **Section 7.1.1 Basic configuration**). In this case, before each I2C/SPI operation, the corresponding I/Os need to be re-configured: for address 0x5b0[3], 0x5b0[4], 0x5b1[6] and 0x5b1[7], before I2C operation, the four bits should be set as 0; before SPI operation, the four bits should be set as 1. ### 7.4 SPI The TLSR8267/TLSR8267F512 embeds SPI (Serial Peripheral interface), which could act as Master mode or Slave mode. SPI is a high-speed, full-duplex and synchronous communication bus requiring 4 bus lines including a chip select (CS) line, a data input (DI) line, a data output (DO) line and a clock (CK) line. ## 7.4.1 Register table Table 7-5 Register configuration for SPI | Address | Name | R/W | Description | Reset Value | |---------|---------------|------------------------------|--------------------------------------|-------------| | 0x08 | SPIDAT | RW | SPI data access | | | | | | [0]: p_csn | | | 0,,00 | 0x09 SPICT RW | D)A/ | [1]: enable master mode | 11 | | 0x09 | | [2]: spi data output disable | 11 | | | | | | [3]: 1 for read command; 0 for write | | DS-TLSR8267-E24 85 Ver3.0.0 | Address | Name | R/W | Description | Reset Value | |---------|----------|-----|---------------------------------------|-------------| | | | | command | | | | | | [4]: address auto increase | | | | | | [5]: share_mode | | | | | | [6]: busy status | | | | | | [6:0]: SPI clock speed | | | 0x0a | SPISP | RW | [7]: SPI function mode, p_csn, p_scl, | 05 | | | | | p_sda and p_sdo function as SPI if 1 | | | O. Ole | CDIMADDE | DIA | [0]: inverse SPI clock output | 0 | | 0x0b | SPIMODE | RW | [1]: dat delay half clk | 0 | #### 7.4.2 SPI Master mode SPI for the TLSR8267/TLSR8267F512 supports both master mode and slave mode and acts as slave mode by default. Address 0x09 bit[1] should be set to 1b'1 to enable SPI Master mode. Register SPISP is to configure SPI pin and clock: setting address 0x0a bit[7] to 1 is to enable SPI function mode, and corresponding pins can be used as SPI pins; SPI clock = system clock/((clock speed configured in address 0x0a bit[6:0] +1)\*2). Address 0x08 serves as the data register. One reading/writing operation of 0x08 enables the SPI\_CK pin to generate 8 SPI clock cycles. Telink SPI supports four standard working modes: Mode 0~Mode 3. Register SPIMODE (address 0x0b) serves to select one of the four SPI modes: Table 7-6 SPI mode | SPI mode | CPOL/CPHA | SPIMODE register<br>(Address 0x0b) | |----------|----------------|------------------------------------| | Mode 0 | CPOL=0, CPHA=0 | bit[0]=0, bit[1]=0 | | Mode 1 | CPOL=0, CPHA=1 | bit[0]=0, bit[1]=1 | | Mode 2 | CPOL=1, CPHA=0 | bit[0]=1, bit[1]=0 | | Mode 3 | CPOL=1, CPHA=1 | bit[0]=1, bit[1]=1 | **CPOL: Clock Polarity** When CPOL=0, SPI\_CLK keeps low level in idle state; When CPOL=1, SPI CLK keeps high level in idle state. SDIMODE register | | SPI mode | CPOL/CPHA | (Address 0x0b) | | | | |-----------------------------------------------------------------|----------|-----------|----------------|--|--|--| | CPHA: Clock Phase | | | | | | | | When CPHA=0, data is sampled at the first edge of clock period | | | | | | | | When CPHA=1, data is sampled at the latter edge of clock period | | | | | | | Address 0x09 bit[0] is to control the CS line: when the bit is set to 1, the CS level is high; when the bit is cleared, the CS level is low. Address 0x09 bit[2] is the disabling bit for SPI Master output. When the bit is cleared, MCU writes data into address 0x08, then the SPI\_DO pin outputs the data bit by bit during the 8 clock cycles generated by the SPI\_CK pin. When the bit is set to 1b'1, SPI\_DO output is disabled. Address 0x09 bit[3] is the enabling bit for SPI Master reading data function. When the bit is set to 1b'1, MCU reads the data from address 0x08, then the input data from the SPI\_DI pin is shifted into address 0x08 during the 8 clock cycles generated by the SPI\_CK pin. When the bit is cleared, SPI Master reading function is disabled. Address 0x09[5] is the enabling bit for share mode, i.e. whether SPI\_DI and SPI\_DO share one common line. Users can read address 0x09 bit[6] to get SPI busy status, i.e. whether the 8 clock pulses have been sent. ### 7.4.3 SPI Slave mode SPI for the TLSR8267/TLSR8267F512 acts as slave mode by default. SPI Slave mode support DMA. User could access registers of the TLSR8267/TLSR8267F512 by SPI interface. It's noted that system clock of TLSR8267/TLSR8267F512 shall be at least 5x faster than SPI clock for reliable connection. Address 0x0a should be written with data 0xa5 by the SPI host to activate SPI slave mode. Address 0x09[4] is dedicated for SPI Slave mode and indicates address auto increment. SPI write command format and read command format are illustrated in Figure 7-8: Figure 7-8 SPI write/read command format # 7.4.4 I2C and SPI Usage I2C hardware and SPI hardware modules in the chip share part of the hardware, as a result, when both hardware interfaces are used, certain restrictions apply. See Section 7.3.5 I2C and SPI Usage for detailed instructions. DS-TLSR8267-E24 88 Ver3.0.0 ### **7.5 UART** The TLSR8267/TLSR8267F512/TLSR8267F128 embeds UART (Universal Asynchronous Receiver/Transmitter) to implement full-duplex transmission and reception. Both TX and RX interface are 4-layer FIFO (First In First Out) interface. Hardware flow control is also supported via RTS and CTS. Figure 7-9 UART communication As shown in Figure 7-9, data to be sent is first written into TX buffer by MCU or DMA, then UART module transmits the data from TX buffer to other device via pin TX. Data to be read from other device is first received via pin RX and sent to RX buffer, then the data is read by MCU or DMA. If RX buffer of the TLSR8267/TLSR8267F512/TLSR8267F128 UART is close to full, the TLSR8267/TLSR8267F512/TLSR8267F128 will send a signal (configurable high or low level) via pin RTS to inform other device that it should stop sending data. Similarly, if the TLSR8267/TLSR8267F512/TLSR8267F128 receives a signal from pin CTS, it indicates that RX buffer of other device is close to full and the TLSR8267/TLSR8267F512/TLSR8267F128 should stop sending data. DS-TLSR8267-E24 89 Ver3.0.0 Table 7-7 Register configuration for UART | Address | Name | R/W | Description | Reset Value | |---------|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 0x90 | uart_data_buf0 | R/W | write/read buffer[7:0] | | | 0x91 | Uart_data_buf1 | R/W | Write/read buffer[15:8] | | | 0x92 | Uart_data_buf2 | RW | Write/read buffer[23:16] | | | 0x93 | Uart_data_buf3 | R/W | Write/read buffer[31:24] | | | 0x94 | uart_clk_div[7:0] | RW | uart clk div register: | 0xff | | 0x95 | Uart_clk_div[15:8] | R/W | uart_sclk = sclk/(uart_clk_div[14:0]+1) uart_clk_div[15] : 1: enable clock divider,0: disable. | 0x0f | | 0x96 | Uart ctrl0 | R/W | [3:0] bwpc, bit width, should be larger than 2 Baudrate = uart_sclk/(bwpc+1) [4] rx dma enable [5] tx dma enable [6] rx interrupt enable [7]tx interrupt enable | 0x0f | | 0x97 | Uart_ctrl1 | R/W | [0] cts select, 0: cts_i, 1: cts_i inverter [1]:cts enable, 1: enable, 0, disable [2]:Parity, 1: enable, 0 :disable [3]: even Parity or odd [5:4]: stop bit 00: 1 bit, 01, 1.5bit 1x: 2bits [6]: ttl [7]: uart tx, rx loopback | 0x0e | | 0x98 | Uart_ctrl2 | R/W | <ul><li>[3:0] rts trig level</li><li>[4] rts Parity</li><li>[5] rts manual value</li><li>[6] rts manual enable</li><li>[7] rts enable</li></ul> | 0xa5 | | 0x99 | Uart_ctrl3 | R/W | [3:0]: rx_irq_trig level [7:4] tx_irq_trig level | 0x44 | | 0x9a | R_rxtimeout_o[7:0] | R/W | The setting is transfer one bytes need cycles base on uart_clk. For example, if transfer one bytes (1 start bit+8bits data+1 priority bit+2 stop bits) total 12 bits, this register setting should be (bwpc+1)*12. | 0x0f | | 0x9b | R_rxtimeout_o[9:8] | R/W | 2'b00:rx timeout time is r_rxtimeout[7:0] 2'b01:rx timeout time is r_rxtimeout[7:0]*2 2'b10:rx timeout time is r_rxtimeout[7:0]*3 3'b11: rx timeout time is r_rxtimeout[7:0]*4 R_rxtimeout is for rx dma to decide the end of each transaction. Supposed the interval between each byte in one transaction is very short. | 0x00 | | Address | Name | R/W | Description | Reset Value | |---------|----------|-----|----------------------------------------------------------------------------------|-------------| | 0х9с | Buf_cnt | R | [3:0]: r_buf_cnt<br>[7:4]:t_buf_cnt | | | 0x9d | Uart_sts | R | [2:0] rbcnt [3] irq [6:4]wbcnt [6] write 1 clear rx [7] rx_err, write 1 clear tx | | Addresses 0x90~0x93 serve to write data into TX buffer or read data from RX buffer. Addresses 0x94~0x95 serve to configure UART clock. Address 0x96 serves to set baud rate (bit[3:0]), enable RX/TX DMA mode (bit[4:5]), and enable RX/TX interrupt (bit[6:7]). Address 0x97 mainly serves to configure CTS. Bit[1] should be set to 1b'1 to enable CTS. Bit[0] serves to configure CTS signal level. Bit[2:3] serve to enable parity bit and select even/odd parity. Bit[5:4] serve to select 1/1.5/2 bits for stop bit. Bit[6] serves to configure whether RX/TX level should be inverted. Address 0x98 serves to configure RTS. Bit[7] and Bit[3:0] serve to enable RTS and configure RTS signal level. Address 0x99 serves to configure the number of bytes in RX/TX buffer to trigger interrupt. The number of bytes in RX/TX buffer can be read from address 0x9c. DS-TLSR8267-E24 91 Ver3.0.0 # 8 PWM The TLSR8267/TLSR8267F512/TLSR8267F128 supports 6-channel PWM (Pulse-Width-Modulation) output. Each PWM#n ( $n=0^{5}$ ) has its corresponding inverted output at PWM#n\_N pin. # 8.1 Register table Table 8-1 Register table for PWM | | | | | Reset | |---------|------------|--------|---------------------------------------|-------| | Address | Mnemonic | Туре | Description | Value | | | | | [0]: 0disable PWM0, 1enable PWM0 | | | | | | [1]: 0disable PWM1, 1enable PWM1 | | | | | | [2]: 0disable PWM2, 1enable PWM2 | | | 0x780 | PWM_EN | R/W | [3]: 0disable PWM3, 1enable PWM3 | 0x00 | | | | | [4]: 0disable PWM4, 1enable PWM4 | | | | | | [5]: 0disable PWM5, 1enable PWM5 | | | 0x781 | PWM_CLK | R/W | (PWM_CLK+1)*sys_clk | 0x00 | | | | | [1:0]: 00-pwm0 normal mode | | | | | | [1:0]: 01-pwm0 count mode | | | 0702 | | D /\A/ | [1:0]: 11-pwm0 IR mode | 0x00 | | 0x782 | PWM_MODE | R/W | [3:2]: 00-pwm1 normal mode | | | | | | [3:2]: 01-pwm1 count mode | | | | | | [3:2]: 11-pwm1 IR mode | | | 0x783 | PWM_CC0 | R/W | [5:0]:1 'b1 invert PWM output | 0x00 | | 0x784 | PWM_CC1 | R/W | [5:0]:1'b1 invert PWM_INV output | 0x00 | | 0x785 | PWM_CC2 | R/W | [5:0]:1'b1 PWM' pola, low level first | 0x00 | | | | | | | | 0x788 | PWM_PHASE0 | R/W | [7:0] bits 7-0 of PWM0's phase time | 0x00 | | 0x789 | PWM_PHASE0 | R/W | [15:8] bits 15-8 of PWM0's phase time | 0x00 | | 0x78a | PWM_PHASE1 | R/W | [7:0] bits 7-0 of PWM1's phase time | 0x00 | | 0x78b | PWM_PHASE1 | R/W | [7:8] bits 15-8 of PWM1's phase time | 0x00 | | 0x78c | PWM_PHASE2 | R/W | [7:0] bits 7-0 of PWM2's phase time | 0x00 | | 0x78d | PWM_PHASE2 | R/W | [15:8] bits 15-8 of PWM2's phase time | 0x00 | | 0x78e | PWM_PHASE3 | R/W | [7:0] bits 7-0 of PWM3's phase time | 0x00 | | 0x78f | PWM_PHASE3 | R/W | [15:8] bits 15-8 of PWM3's phase time | 0x00 | | 0x790 | PWM_PHASE4 | R/W | [7:0] bits 7-0 of PWM4's phase time | 0x00 | | 0x791 | PWM_PHASE4 | R/W | [15:8] bits 15-8 of PWM4's phase time | 0x00 | | 0x792 | PWM_PHASE5 | R/W | [7:0] bits 7-0 of PWM5's phase time | 0x00 | DS-TLSR8267-E24 92 Ver3.0.0 | Address Mnemonic Type Description 0x793 PWM_PHASE5 R/W [15:8] bits 15-8 of PWM5's phase time 0x794 PWM_TCMP0 R/W [7:0] bits 7-0 of PWM0's high time or low time(if pola[0]=1) 0x795 PWM_TCMP0 R/W [15:8] bits 15-8 of PWM0's high time or low time 0x796 PWM_TMAX0 R/W [7:0] bits 7-0 of PWM0's cycle time 0x797 PWM_TMAX0 R/W [15:8] bits 15-8 of PWM0's cycle time 0x798 PWM_TCMP1 R/W [7:0] bits 7-0 of PWM1's high time or low time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM2's high time or low | Value 0x00 0x00 0x00 0x00 0x00 0x00 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | 0x794 PWM_TCMP0 R/W [7:0] bits 7-0 of PWM0's high time or low time(if pola[0]=1) 0x795 PWM_TCMP0 R/W [15:8] bits 15-8 of PWM0's high time or low time 0x796 PWM_TMAX0 R/W [7:0] bits 7-0 of PWM0's cycle time 0x797 PWM_TMAX0 R/W [15:8] bits 15-8 of PWM0's cycle time 0x798 PWM_TCMP1 R/W [7:0] bits 7-0 of PWM1's high time or low time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00<br>0x00<br>0x00<br>0x00<br>0x00 | | 0x794 PWM_TCMP0 R/W [7:0] bits 7-0 of PWM0's high time or low time(if pola[0]=1) 0x795 PWM_TCMP0 R/W [15:8] bits 15-8 of PWM0's high time or low time 0x796 PWM_TMAX0 R/W [7:0] bits 7-0 of PWM0's cycle time 0x797 PWM_TMAX0 R/W [15:8] bits 15-8 of PWM0's cycle time 0x798 PWM_TCMP1 R/W [7:0] bits 7-0 of PWM1's high time or low time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00<br>0x00<br>0x00<br>0x00 | | 0x794 PWM_TCMP0 R/W time(if pola[0]=1) 0x795 PWM_TCMP0 R/W [15:8] bits 15-8 of PWM0's high time or low time 0x796 PWM_TMAX0 R/W [7:0] bits 7-0 of PWM0's cycle time 0x797 PWM_TMAX0 R/W [15:8] bits 15-8 of PWM0's cycle time 0x798 PWM_TCMP1 R/W [7:0] bits 7-0 of PWM1's high time or low time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00<br>0x00<br>0x00 | | | 0x00<br>0x00<br>0x00 | | 0x795 PWM_TCMP0 R/W low time 0x796 PWM_TMAX0 R/W [7:0] bits 7-0 of PWM0's cycle time 0x797 PWM_TMAX0 R/W [15:8] bits 15-8 of PWM0's cycle time 0x798 PWM_TCMP1 R/W [7:0] bits 7-0 of PWM1's high time or low time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00<br>0x00 | | 0x796 PWM_TMAX0 R/W [7:0] bits 7-0 of PWM0's cycle time 0x797 PWM_TMAX0 R/W [15:8] bits 15-8 of PWM0's cycle time 0x798 PWM_TCMP1 R/W [7:0] bits 7-0 of PWM1's high time or low time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00<br>0x00 | | 0x797 PWM_TMAX0 R/W [15:8] bits 15-8 of PWM0's cycle time 0x798 PWM_TCMP1 R/W [7:0] bits 7-0 of PWM1's high time or low time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00 | | 0x798 PWM_TCMP1 R/W [7:0] bits 7-0 of PWM1's high time or low time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | | | 0x798 PWM_TCMP1 R/W time(if pola[1]=1) 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00 | | 0x799 PWM_TCMP1 R/W [15:8] bits 15-8 of PWM1's high time or low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00 | | 0x799 PWM_TCMP1 R/W low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 4 | | 0x799 PWM_TCMP1 R/W low time 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | | | 0x79a PWM_TMAX1 R/W [7:0] bits 7-0 of PWM1's cycle time 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0x00 | | 0x79b PWM_TMAX1 R/W [15:8] bits 15-8 of PWM1's cycle time | 0.00 | | | 0x00 | | | 0x00 | | 0v79c PWM TCMP2 R/W | 0x00 | | time(if pola[2]=1) | | | [15:8] bits 15-8 of PWM2's high time or | 0x00 | | 0x79d PWM_TCMP2 R/W low time | | | 0x79e PWM TMAX2 R/W [7:0] bits 7-0 of PWM2's cycle time | 0x00 | | 0x79f PWM_TMAX2 R/W [15:8] bits 15-8 of PWM2's cycle time | 0x00 | | [7:0] bits 7-0 of PWM3's high time or low | | | 0x7a0 PWM_TCMP3 R/W time(if pola[3]=1) | 0x00 | | [15:8] bits 15-8 of PWM3's high time or | | | 0x7a1 PWM_TCMP3 R/W low time | 0x00 | | | | | 0x7a2 PWM_TMAX3 R/W [7:0] bits 7-0 of PWM3's cycle time | 0x00 | | 0x7a3 PWM_TMAX3 R/W [15:8] bits 15-8 of PWM3's cycle time | 0x00 | | 0x7a4 PWM_TCMP4 R/W time (if a a left) 1 (1) | 0x00 | | time(if pola[4]=1) | 0,000 | | [15:8] bits 15-8 of PWM4's high time or | | | 0x7a5 PWM_TCMP4 R/W low time | 0x00 | | 0x7a6 PWM_TMAX4 R/W [7:0] bits 7-0 of PWM4's cycle time | 0x00 | | 0x7a7 PWM_TMAX4 [15:8] bits 15-8 of PWM4's cycle time | 0x00 | | [7:0] bits 7-0 of PWM5's high time or low | 5,,00 | | 0x7a8 PWM_TCMP5 R/W time(if pola[5]=1) | 0x00 | | [15:8] bits 15-8 of PWM5's high time or | 1 | | 0x7a9 PWM_TCMP5 R/W low time | 0x00 | | Address | ress Mnemonic | Туре | Description | Reset | |---------|-----------------|---------|---------------------------------------|-------| | Addiess | Willemonic | Турс | Description | Value | | 0x7aa | PWM TMAX5 | R/W | [7:0] bits 7-0 of PWM5's cycle time | 0x00 | | 0x7ab | PWM TMAX5 | R/W | [15:8] bits 15-8 of PWM5's cycle time | 0x00 | | 075.5 | DIAMA DAILIAG | D /\A/ | [7:0]PWM0 Pulse num in count mode and | 000 | | 0x7ac | PWM_PNUM0 | R/W | IR mode | 0x00 | | 0x7ad | PWM_PNUM0 | R/W | [15:8] | 0x00 | | 0x7ae | PWM_PNUM1 | R/W | [7:0]PWM1 Pulse num in count mode and | 0x00 | | UX7 dC | F WWI_F INOIVIT | 11/ 11/ | IR mode | 0,00 | | 0x7af | PWM_PNUM1 | R/W | [15:8] | 0x00 | | | | | INT mask | | | | | | [0] PWM0 Pnum int | | | | | | 0: disable 1: Enable | | | | | | [1] PWM1 Pnum int | | | | | | 0: disable 1: Enable | | | | | | [2] PWM0 frame int | | | | PWM_MASK | | 0: disable 1: Enable | | | | | | [3] PWM1 frame int | | | 0x7b0 | | R/W | 0: disable 1: Enable | 0x00 | | | | | [4] PWM2 frame int | | | | | | 0: disable 1: Enable | | | | | | [5] PWM3 frame int | | | | | | 0: disable 1: Enable | | | | | | [6] PWM4 frame int | | | | | | 0: disable 1: Enable | | | | | | [7] PWM5 frame int | | | | | | 0: disable 1: Enable | | | | | | INT status ,write 1 to clear | | | | | | [0]:PWM0 pnum int(have sent PNUM | | | | | | pulse,PWM_NCNT==PWM_PNUM) | | | | | | [1]:PWM1 pnum int | | | | | | [2]:PWM0 cycle done | | | | | | int(PWM_CNT==PWM_TMAX) | | | | | | [3]:PWM1 cycle done | | | | | | int(PWM_CNT==PWM_TMAX) | 0x00 | | 0x7b1 | PWM_INT | R/W | [4]:PWM2 cycle done | | | | | | int(PWM_CNT==PWM_TMAX) | | | | | | [5]:PWM3 cycle done | | | | | | int(PWM_CNT==PWM_TMAX) | | | | | | [6]:PWM4 cycle done | | | | | | int(PWM_CNT==PWM_TMAX) | | | | | | [7]:PWM5 cycle done | | | | | | int(PWM_CNT==PWM_TMAX) | | | Address | Mnemonic | Туре | Description | Reset<br>Value | |---------|-----------|------|----------------------------|----------------| | | | | | | | 0x7b4 | PWM_CNT0 | R | [7:0]PWM 0 cnt value | | | 0x7b5 | PWM_CNT0 | | [15:8]PWM 0 cnt value | | | 0x7b6 | PWM_CNT1 | R | [7:0]PWM 1 cnt value | | | 0x7b7 | PWM_CNT1 | | [15:8]PWM 1 cnt value | | | 0x7b8 | PWM_CNT2 | R | [7:0]PWM 2 cnt value | | | 0x7b9 | PWM_CNT2 | | [15:8]PWM 2 cnt value | | | 0x7ba | PWM_CNT3 | R | [7:0]PWM 3 cnt value | | | 0x7bb | PWM_CNT3 | | [15:8]PWM 3 cnt value | | | 0x7bc | PWM_CNT4 | R | [7:0]PWM 4 cnt value | | | 0x7bd | PWM_CNT4 | | [15:8]PWM 4 cnt value | | | 0x7be | PWM_CNT5 | R | [7:0]PWM 5 cnt value | | | 0x7bf | PWM_CNT5 | | [15:8]PWM 5 cnt value | | | 0x7c0 | PWM_NCNT0 | R | [7:0]PWM0 pluse_cnt value | | | 0x7c1 | PWM_NCNT0 | | [15:8]PWM0 pluse_cnt value | | | 0x7c2 | PWM_NCNT1 | R | [7:0]PWM1 pluse_cnt value | | | 0x7c3 | PWM_NCNT1 | | [15:8]PWM1 pluse_cnt value | | ## 8.2 Enable PWM Register PWM\_EN (address 0x780)[5:0] serves to enable PWM5~PWM0 respectively via writing "1" for the corresponding bits. # 8.3 Set PWM clock PWM clock derives from system clock. Register PWM\_CLK (address 0x781) serves to set the frequency dividing factor for PWM clock. Formula below applies: F<sub>PWM</sub>= F<sub>System clock</sub> / (PWM\_CLK+1) DS-TLSR8267-E24 95 Ver3.0.0 ## 8.4 PWM waveform, polarity and output inversion Each PWM channel has independent counter and 3 status including "Delay", "Count" and "Remaining". Count and Remaining status form a signal frame. ### 8.4.1 PWM waveform When PWM#n is enabled, PWM#n enters Delay status. By default PWM#n outputs Low level at Delay status. The Delay status duration, i.e. Phase time, is configured in register PWM\_PHASE#n (address 0x788~0x793). Phase difference between PWM channels is allowed by different phase time configuration. After Phase time expires, PWM#n exits Delay status and starts to send signal frames. First PWM#n is at Count status and outputs High level signal by default. When PWM#n counter reaches cycles set in register PWM\_TCMP#n (address 0x794~0x795, 0x798~0x799, 0x79c~0x79d, 0x7a0~0x7a1, 0x7a4~0x7a5, 0x7a8~0x7a9), PWM#n enters Remaining status and outputs Low level till PWM#n cycle time configured in register PWM\_TMAX#n (address 0x796~0x797, 0x79a~0x79b, 0x79e~0x79f, 0x7a2~0x7a3, 0x7a6~0x7a7, 0x7aa~0x7ab) expires. An interruption will be generated at the end of each signal frame if enabled via register PWM\_MASK (address 0x7b0[2:7]). ### 8.4.2 Invert PWM output PWM#n and PWM#n\_N output could be inverted independently via register PWM\_CCO (address 0x783) and PWM\_CC1 (address 0x784). When the inversion bit is enabled, the corresponding PWM channel waveform will be inverted completely. ### 8.4.3 Polarity for signal frame By default, PWM#n outputs High level at Count status and Low level at Remaining status. When the corresponding polarity bit is enabled via register PWM\_CC2 (address 0x785), PWM#n will output Low level at Count status and High level at Remaining status. DS-TLSR8267-E24 96 Ver3.0.0 Figure 8-1 PWM output waveform chart ## 8.5 PWM mode ### 8.5.1 Select PWM mode PWM0 and PWM1 support 3 modes, including Continuous (normal) mode, Counting mode, and IR mode. PWM2~PWM5 only support Continuous mode. Register PWM MODE (address 0x782) serves to select PWM0/PWM1 mode. ### 8.5.2 Continuous mode PWM0~PWM5 all support Continuous mode. In this mode, PWM#n continuously sends out signal frames. PWM#n should be disabled via address 0x780 to stop it; when stopped, the PWM output will turn low immediately. During Continuous mode, waveform could be changed freely. New configuration for PWM TCMP#n and PWM TMAX#n will take effect in the next signal frame. A frame interruption will be generated (if enabled) after each signal frame is finished. Figure 8-2 Continuous mode DS-TLSR8267-E24 97 Ver3.0.0 ### 8.5.3 Counting mode Only PWM0 and PWM1 support Counting mode. In this mode, PWM#n (n=0,1) sends out specified number of signal frames which is defined as a pulse group. The number is configured via register PWM\_PNUM0 (address 0x7ac~0x7ad) and PWM\_PNUM1 (address 0x7ae~0x7af). After a pulse group is finished, PWM#n will be disabled automatically, and a Pnum interruption will be generated if enabled via register PWM\_MASK (address 0x7b0[0:1]). Figure 8-3 Counting mode Counting mode also serves to stop IR mode gracefully. Refer to **section 8.5.4** for details. ### 8.5.4 IR mode Only PWM0 and PWM1 support IR mode. In this mode, specified number of frames is defined as one pulse group. In contrast to Counting mode where PWM#n (n=0,1) stops after first pulse group finishes, PWM#n will constantly send pulse groups in IR mode. During IR mode, waveform could also be changed freely. New configuration for PWM TCMP#n and PWM TMAX#n will take effect in the next pulse group. To stop IR mode and complete current pulse group, user can switch PWM#n from IR mode to Counting mode so that PWM#n will stop after current pulse group is finished. If PWM#n is disabled directly via PWM\_EN (0x780[0:1]), PWM#n output will turn Low immediately despite of current pulse group. DS-TLSR8267-E24 98 Ver3.0.0 A frame interruption/Pnum interruption will be generated (if enabled) after each signal frame/pulse group is finished. Figure 8-4 IR mode # 8.6 PWM interrupt There are 8 interrupt sources from PWM function. After each signal frame, PWM#n will generate a frame-done IRQ (Interrupt Request) signal. In Counting mode and IR mode, PWM0/PWM1 will generate a Pnum IRQ signal after completing a pulse group. Interrupt status can be cleared via register PWM\_INT (address 0x7b1). DS-TLSR8267-E24 99 Ver3.0.0 ### 9 Audio ## 9.1 Audio input path There are two types of audio input path: digital microphone (DMIC) and analog input channel (AMIC), which is selectable by writing address 0xb03[1]. Figure 9-1 Audio input path Table 9-1 Audio data flow direction | Da | Target SRAM<br>FIFO | | |-----------|--------------------------|---| | DMIC | Decimation/Filtering/ALC | ٧ | | ANALOG CH | | ٧ | A programmable 40 dB mono PGA (programmable gain amplifier) is built in for analog MIC. Mono digital MIC interface is also embedded in the TLSR8267/TLSR8267F512/TLSR8267F128. DMIC interface includes one configurable clock line and one data line. After data sampling of DMIC interface (rising/falling edge is configurable by writing address 0xb03 [0]), sign extension and audio input processing, the signal can be written into FIFO. Analog Input Channel can carry out signal amplification via PGA. The ADC converted input data is sent to the audio input processing module. DS-TLSR8267-E24 100 Ver3.0.0 # 9.2 Audio input processing Audio input processing mainly includes configurable decimation filter, LPF (Low Pass Filter), HPF (High Pass Filter), and ALC (Automatic Level Control). The LPF, HPF and ALC can be enabled or bypassed via setting address 0xb05 [6]/[4]/[5]. Figure 9- 2 Audio input processing The decimation filter serves to down-sample the DMIC data to required audio data playback rate (e.g. 48K or 32K). Down-sampling rate of 1, 2, 3, 4, 5, 6, 7, 8, 16, 32, 64, 128 and 256 is supported, which is configurable by writing address 0xb04[3:0]. Its output is adjustable via address 0xb04[6:4]. The LPF serves to conduct frequency compensation. The HPF serves to eliminate internal DC offset to ensure audio amplification range. Its output is adjustable via address 0xb05[3:0]. The ALC mainly serves to regulate DMIC input volume level automatically or manually. Setting or clearing address 0xb06[6] is to select automatic or manual mode. Table 9-2 Register configuration related to audio input processing | Address | Mnemonic | Туре | Description | Reset<br>value | |---------|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 0xb00 | DFIFOAL | R/W | DFIFO memory address low byte | 0x00 | | 0xb01 | DFIFOAH | R/W | DFIFO memory address high byte | 0xb0 | | 0xb02 | DFIFOSIZE | R/W | DFIFO buffer size: (ADEC_FIFO_SIZE+1)X16 | 0x7f | | 0xb03 | DFIFOAIN | R/W | <ul> <li>[0]: D-MIC data select</li> <li>0: rising edge of clock;</li> <li>1: falling edge of clock.</li> <li>[1]: audio input select</li> <li>0: D-MIC; 1: ADC</li> <li>[2]: bypass input</li> <li>[3]: disable D-MIC channel</li> </ul> | 0x00 | DS-TLSR8267-E24 101 Ver3.0.0 | Address | Mnemonic | Туре | Description | Reset<br>value | |---------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | | | | [4]: dfifo enable | | | | | | [5]: wptr enable | | | | | | [6]: wptr clear | | | | | | [3:0]: Decimation Ratio | | | | | | 0~7: [3:0] + 1 | | | 0xb04 | DFIFODEC | R/W | 8: 16; 9: 32; 10: 64; 11: 128; else: 256 | 0x5b | | | | | [6:4]: Decimation shift select (0 ~ 5) | | | 0xb05 | ALC_HPF_LPF | R/W | [3:0]: HPF shift [4]: bypass HPF 1: bypass HPF, 0: use HPF [5]: bypass ALC 1: bypass ALC, 0: use ALC [6]: bypass LPF 1: bypass LPF, 0: use LPF | 0x7b | | 0xb06 | ALC_VOL_L | R/W | [5:0]: manual volume [6]: volume select 0: manual; 1: auto | 0x20 | | 0xb07 | ALC_VOL_H | R/W | [5:0]: maximum volume | 0x33 | | 0xb08 | ALC_VOL_THH | R/W | [6:0]: volume high threshold | 0x7f | | 0xb09 | ALC_VOL_THL | R/W | [6:0]: volume low threshold | 0x20 | | 0xb0a | ALC_VOL_THN | R/W | [6:0]: volume noise threshold | 0x02 | | 0xb0b | ALC_VOL_STEP | R/W | [3:0]: increase step<br>[7:4]: decrease step | 0x11 | | 0xb0c | ALC_VOL_TICK_L | R/W | [7:0]: tick low byte | 0x00 | | 0xb0d | ALC_VOL_TICK_H | R/W | [5:0]: tick high byte volume increase interval defined as below: {ALC_VOL_TICK_H,ALC_VOL_TICK_L}*2^12* Tsclk | 0x03 | | 0xb10 | WPTR_L | RO | [7:0]: dfifo write pointer low byte | | | 0xb11 | WPTR_H | RO | [9:8]: dfifo write pointer high byte | | ## 9.3 Audio output path Audio output path mainly includes Rate Matching module and SDMDAC (Sigma-Delta Modulation DAC). The audio data fetched from SRAM is processed by the Rate Matching module, then transferred to the SDM as the input signal. Figure 9-3 Audio output path ### 9.3.1 Rate Matching The rate matching block performs clock rate conversion and data synchronization between two domains: the input audio data is fetched from SRAM which works in system clock domain with 24Mhz/32Mhz/48Mhz clocks and the SDM which works between 4Mhz and 8Mhz. When needed, the audio data from SRAM is interpolated to the SDM input rate. If the audio sampling rate is ClkUsbIn (e.g. 48Khz), and the working clock of SDM is aclk\_i, then the interpolation ratio is given as follows: $$\frac{ClkUsbIn}{aclk\_i} = \frac{step\_i}{0x8000}$$ Where step i is configured in register RM\_STEP (addresses 0x564~0x565). Linear interpolation is used as shown below. Figure 9-4 Linear interpolation DS-TLSR8267-E24 103 Ver3.0.0 ### 9.3.2 SDM The SDM takes 16bits audio data from SRAM and provides 1bit modulated output. Only a simple passive filter network is needed to drive audio device directly. Dither control can be added to the SDM to avoid spurs in output data. There are three dithering options: PN sequence, PN sequence with Shaping, and DC constant; only one type of input is allowed any time. Figure 9-5 Block diagram of SDM ### 9.3.3 Register configuration Address 0x560[1:0] should be set to 2b'11 to enable audio SDM output. Input for dither control is selectable via address 0x560[6:2]. It's noted that only one input can be enabled at the same time. Bit[6] and bit[2] should be set to 1 to enable DC input; there are two PN generators to generate random dithering sequence, to enable the PN generator, bit[2:3] and bit[6] should be cleared, and bit[4]/bit[5]/bit[4:5] should be set to 1; to enable PN sequence with Shaping, bit[2] and bit[6] should be cleared, and bit[3], bit[4]/bit[5] /bit[4:5] should be set to 1. When PN sequence or PN with Shaping is used, address 0x562/0x563 serves to configure the number of bits used from PN1/PN2 generator; this essentially controls the scale of the dither sequence. When DC input is enabled, addresses 0x566~0x567 serve to configure the input constant value. Address 0x561 is to adjust volume level. Addresses $0x564^{\circ}0x565$ serve to set the value of step\_i[15:0]. The base address and size in SRAM for the processed audio data are configurable via addresses 0x568~0x569, 0x56a, respectively. DS-TLSR8267-E24 104 Ver3.0.0 Table 9-3 Register configuration related to audio output path | A -l -l | | <b>-</b> | Daniel III | Reset | |---------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Address | Mnemonic | Туре | Description | value | | 0x560 | AUDIO_CTRL | RW | [0]1—enable audio, 0—disable audio [1]1enable SDM player, 0—disable SDM player [2]1—bypass pn generator and shaping, 0—not bypass pn generator and shaping [3]1enable shaping, 0disable shaping [4]1—enable pn2 generator, 0—disable pn2 generator [5]1—enable pn1 generator, 0—disable pn1 generator [6]1—enable const value input, 0—disable const value input [7]reserved | 06 | | 0x561 | VOL_CTRL | RW | [0]Add a quarter [1]Add a half [6:2]shift left [7]1mute, 0normal | 40 | | 0x562 | PN1_CTRL | RW | [4:0]pn1 generator bits used [7:5]reserved | 00 | | 0x563 | PN2_CTRL | RW | [4:0]pn2 generator bits used<br>[7:5]reserved | 00 | | 0x564 | ASCL_STEP0 | RW | [7:0] low byte of step_i[7:0] | 41 | | 0x565 | ASCL_STEP1 | RW | [7:0]high byte of step_i [15:8] | 00 | | 0x566 | CONST_L | RW | [7:0]low byte of const value, i.e, cst[7:0] | 00 | | 0x567 | CONST_H | RW | [7:0]high byte of const value, i.e. cst[15:8] | 00 | | 0x568 | BA_L | RW | [7:0]low byte of base address, i.e, ba[7:0] | 00 | | 0x569 | BA_H | RW | [7:0]high byte of base address, i.e, ba[7:0] | b0 | | 0x56a | BUF_SIZE | RW | [7:0]buffer size in words | 7f | | 0x56b | | R | Reserved | | | 0x56c | RPTR_L | R | [7:0]low byte of read pointer, i.e, rptr[7:0] | | DS-TLSR8267-E24 105 Ver3.0.0 | Balacine to Tollin BLL ede | | | | | | | | |----------------------------|---------|----------|------|-------------------------------------------------|----------------|--|--| | | Address | Mnemonic | Туре | Description | Reset<br>value | | | | | 0x56d | RPTR_H | R | [7:0]high byte of read pointer, i.e. rptr[15:8] | | | | | | 0x56e | | R | Reserved | | | | | | 0x56f | | R | Reserved | | | | # 9.4 Audio performance Table 9-4 Codec output with 32ohm load performance (Test condition: VDD=3.3V, T=25°C) | Audio performance | Test result* | |-------------------|--------------------------| | THD | -65.5dB @1KHz,max output | | THD+N | -60dB @1KHz,max output | | SNR | 73dB @1KHz | | ISO | 64dB @1KHz | | Max output | 385mV rms | | Bandwidth | 20Hz ~ 20KHz | <sup>\*</sup> Note: The actual audio performance may vary depending on the output filter network configuration and the actual loading. DS-TLSR8267-E24 106 Ver3.0.0 ## **10 Quadrature Decoder** The TLSR8267/TLSR8267F512/TLSR8267F128 embeds one quadrature decoder (QDEC) which is designed mainly for applications such as wheel. The QDEC implements debounce function to filter out jitter on the two phase inputs, and generates smooth square waves for the two phase. ## 10.1 Input pin selection The QDEC supports two phase input; each input is selectable from the 8 pins of PortE, PortD, PortC and PortB via setting address 0xd2[2:0] (for channel a)/0xd3[2:0] (for channel b). Address 0xd2[2:0]/0xd3[2:0] Pin ANA\_E<0> 0 1 ANA\_E<1> 2 ANA D<2> 3 ANA\_D<3> 4 ANA C<4> 5 ANA\_C<5> 6 ANA B<6> 7 ANA\_B<7> Table 10-1 Input pin selection # 10.2 Common mode and double accuracy mode The QDEC embeds an internal hardware counter, which is not connected with bus. Address 0xd7[0] serves to select common mode or double accuracy mode. For each wheel rolling step, two pulse edges (rising edge or falling edge) are generated. DS-TLSR8267-E24 107 Ver3.0.0 If address 0xd7[0] is cleared to select common mode, the QDEC Counter value (real time counting value) is increased/decreased by 1 only when the same rising/falling edges are detected from the two phase signals. Figure 10-1 Common mode DS-TLSR8267-E24 108 Ver3.0.0 If address 0xd7[0] is set to 1b'1 to select double accuracy mode, the QDEC Counter value (real time counting value) is increased/decreased by 1 on each rising/falling edge of the two phase signals; the COUNTO will be increased/decreased by 2 for one wheel rolling. Another wheel rolling One wheel rolling Figure 10- 2 Double accuracy mode DS-TLSR8267-E24 109 Ver3.0.0 ### 10.3 Read real time counting value Neither can Hardware Counter value be read directly via software, nor can the counting value in address 0xd0 be updated automatically. To read real time counting value, first write address 0xd8[0] with 1b'1 to load Hardware Counter data into the QDEC\_COUNT register, then read address 0xd0. Figure 10-3 Read real time counting value #### 10.4 QDEC reset Address 0xd6[0] serves to reset the QDEC. The QDEC Counter value is cleared to zero. ### 10.5 Other configuration The QDEC supports hardware debouncing. Address 0xd1[2:0] serves to set filtering window duration. All jitter with period less than the value will be filtered out and thus does not trigger count change. Address 0xd1[4] serves to set input signal initial polarity. DS-TLSR8267-E24 110 Ver3.0.0 Address 0xd1[5] serves to enable shuttle mode. Shuttle mode allows non-overlapping two phase signals as shown in the following figure. Figure 10-4 Shuttle mode # 10.6 Timing sequence Figure 10-5 Timing sequence chart Table 10-2 Timing | Time interval | Min Value | |-------------------------------|------------------------------------| | Thpw (High-level pulse width) | 2^ (n+1) *clk_32k *3 (n=0xd1[2:0]) | | Tlpw (Low-level pulse width) | 2^(n+1) *clk_32k *3 (n=0xd1[2:0]) | DS-TLSR8267-E24 111 Ver3.0.0 | Time interval | Min Value | |-------------------------------------------------|--------------------------------| | Triw (Interval width between two rising edges) | 2^(n+1) *clk_32k (n=0xd1[2:0]) | | Tfiw (Interval width between two falling edges) | 2^(n+1) *clk_32k (n=0xd1[2:0]) | QDEC module works based on 32K clock to ensure it can work in suspend mode. QDEC module supports debouncing function, and any signal with width lower than the threshold (i.e. "2^(n+1) \*clk\_32k \*3 (n=0xd1[2:0])) will be regarded as jitter. Therefore, effective signals input from Channel A and B should contain high/low level with width Thpw/Tlpw more than the threshold. The 2^n \*clk\_32k clock is used to synchronize input signal of QDEC module, so the interval between two adjacent rising/falling edges from Channel A and B, which are marked as Triw and Tfiw, should exceed "2^(n+1) \*clk\_32k". Only when the timing requirements above are met, can QDEC module recognize wheel rolling times correctly. ### 10.7 Register table Table 10-3 Register table for QDEC | Address | Mnemonic | Туре | Description | Reset<br>value | |-------------------|------------------|------|----------------------------------------------|----------------| | 0xd0 | QDEC COUNT | R | QDEC Counting value (read to clear): | | | UXUU | QDLC_COON1 | IX. | Pulse edge number | | | | | | [2:0]: | | | | | | filter time (can filter 2^n *clk_32k*2 width | | | | | | deglitch) | | | 0xd1 QDEC_CC | | R/W | [4]: pola, input signal pola | | | | | | 0: no signal is low, 1: no signal is high | | | | | | [5]:shuttle mode | | | | | | 1 to enable shuttle mode | | | | [2:0] QDEC input | | [2:0] QDEC input pin select for channel a | | | 0xd2 QDEC_CHNA R/ | | R/W | choose 1 of 8 pins for input channel a | 0x00 | | | | | {pb[7:6],pc[5:4],pd[3:2],pe[1:0]} | | DS-TLSR8267-E24 112 Ver3.0.0 | Address | Mnemonic | Туре | Description | Reset<br>value | |---------|-------------|------|--------------------------------------------------------------------------------------------------------------------|----------------| | 0xd3 | QDEC_CHNB | R/W | [2:0] QDEC input pin select for channel b choose 1 of 8 pins for input channel b {pb[7:6],pc[5:4],pd[3:2],pe[1:0]} | 0x01 | | 0xd6 | QDEC_RST | R/W | R/W [0]Write 1 to reset QDEC | | | 0xd7 | QDEC_DOUBLE | R/W | [0]Enable double accuracy mode | 0x0 | | 0xd8 | DATA_LOAD | R/W | [0]write 1 to load data when load completes it will be 0 | | #### **11 ADC** The TLSR8267/TLSR8267F512/TLSR8267F128 integrates one ADC module, which can be used to sample battery voltage, temperature sensor, mono audio signals and external analog input. #### 11.1 ADC clock ADC clock derives from FHS. Please refer to **section 4.4.1** for ADC clock configuration. Note: ADC clock must be lower than 5MHz when ADC reference voltage is selected as AVDD and must be no more than 4MHz when ADC reference voltage is selected as 1.224V or 1.428V. ### 11.2 Set period In general, the ADC Control Module in Telink MCU divides the whole sampling and conversion process into three parts via time-division: Misc corresponding to auto channel 0, L (Left) corresponding to auto channel 1, and R (Right) corresponding to auto channel 2. Figure 11-1 Sampling and analog-to-digital conversion process DS-TLSR8267-E24 114 Ver3.0.0 In TLSR8267/TLSR8267F512/TLSR8267F128, only Misc and L (Left) channels are supported. Addresses 0x30 and 0x31 serve to set lower byte and higher byte of the period (Sampling time plus converting time) for Misc: Period of Misc = {ADCMAXMH, ADCMAXML} \* system clock period. Address 0x32 serves to set the period (Sampling time plus converting time) for L and R: Period of L = Period of R = ADCMAXLR \* 16 system clocks. Since the TLSR8267/TLSR8267F512/TLSR8267F128 only supports mono (left channel) audio input, address 0x33[5:4] shall always be set to 2b'01 to skip the period for R (Right) channel, i.e., Auto channel 2. #### 11.3 Select ADC input range Address 0x2b[1:0]/0x2b[3:2] serves to set reference voltage for Misc/L: 1.428V, AVDD or 1.224V. ADC maximum input range is the same as the ADC reference voltage. #### 11.4 Select resolution and sampling time Address 0x3c[5:3]/0x2f[2:0] serves to set resolution for Misc/L: 7, 9, 10, 11, 12, 13, 14bits. ADC data format is always 14bit no matter the conversion bit is set. For example, 12 bits resolution indicates higher 12 bits are valid bits and the lower 2 bits are invalid bits. Address 0x3c[2:0]/0x3d[2:0] serves to set sampling time for Misc/L: 3, 6, 9, 12, 18, 24, 48 or 144 \* ADC clock period. The lower sampling cycle, the shorter ADC convert time. DS-TLSR8267-E24 115 Ver3.0.0 ### 11.5 Select input mode and channel The TLSR8267/TLSR8267F512/TLSR8267F128 ADC supports two input modes and 12 input channels. Address 0x2c/0x2d serves to select input mode and channel for Misc/L. Address 0x2c[6:5]/0x2d[6:5] serves to select differential mode or single-end input mode for Misc/L. Take the Misc for example. When address 0x2c[6:5] is set to 2b'00 to select single-end mode, 0x2c[4:0] serves to select input channel. When address 0x2c[6:5] is set to 2b'01/10/11, differential input mode is selected, the corresponding channel identified by address 0x2c[6:5] is selected as negative input, and the positive input is selectable via address 0x2c[4:0]. For example, if address 0x2c is set to 0x21 (i.e. 8b'00100001), $ANA\_C<0>$ and $ANA\_B<1>$ are selected as positive-end and negative-end input of differential mode; actual input signal for ADC is the difference of $V_{ANA}$ C<0> and $V_{ANA}$ C<0> minus $V_{AN$ #### 11.6 Enable auto mode and output Address 0x33[3]/0x33[0] serves to enable Misc/L auto sampling and conversion mode. If address 0x33 is set as "0x10" (i.e. 8b'00010000) to select manual mode, one operation of writing address 0x35 with data "0x80" manually starts a sampling and conversion process. Address 0x33[2] should be set to 1b'1 to enable ADC audio output. Address 0x2c[7]/0x2d[7] serves to set data format during Misc/L period. Real time output data can be read from addresses 0x38~0x39. DS-TLSR8267-E24 116 Ver3.0.0 #### 11.7 ADC done signal ADC done signal is selectable via address 0x33[7:6]. Generally 0x33[7:6] is set to "2b'01" (or 2b'11) to select "rising" method, which means a rising edge of "ADC Valid" signal indicates one analog-to-digital conversion process is done. #### 11.8 ADC status ADC busy flag bit, i.e. address 0x3a[0], indicates whether ADC is busy. #### 11.9 Battery detection The TLSR8267/TLSR8267F512/TLSR8267F128 ADC can be used to sample battery voltage via the Misc channel. In this section, two cases are introduced. For generic configuration, such as clock, period, resolution, sampling time, and etc., please refer to sections above. #### 11.9.1 Case 1: Battery directly connected to chip This case applies to voltage detection for battery power which is directly connected to the chip. Figure 11- 2Battery detect case 1 First write digital address **0x2c** with "**0x12**" (i.e. 8b'00010010) to select "1/3 voltage division detection" as single-end input. Then write analog register afe3V\_reg02<5:4> with "2b'01" to select IO power supply (1/3 Vddh) for 1/3 voltage division detection. DS-TLSR8267-E24 117 Ver3.0.0 Set reference voltage ( $V_{REF}$ ) as 1.428V or 1.224V via writing digital address 0x2b[1:0] with "2b'00" or "2b'10". Battery voltage, V<sub>bat</sub>, equals to $$V_{REF} imes rac{\mathit{ADC output}}{2^n} imes 3$$ . \*Note: In the formula above, ADC output is read from digital address {0x39, 0x38}, while "n" indicates the resolution configured in digital address 0x3c[5:3]. #### 11.9.2 Case 2: Battery connected to chip via boost DCDC This case applies to voltage detection for battery power which is not directly corrected to the chip, for example, it may be connected to the chip via a boost DCDC. In this case, the ANA\_B<7> pin of the chip needs to be connected to the battery, where an internal 50KOhm/25KOhm divider network is used to perform voltage division. Other pins corresponding to ADC channels may be used for battery detection as well, but an external resistor divider network needs to be added. Figure 11-3 Battery detect case 2 First write digital address **0x2c** with "**0x12**" (i.e. 8b'00010010) to select "1/3 voltage division detection" as single-end input. Then write analog register **afe3V\_reg02<5:4>** with **"2b'10"** to select IO input battery voltage (1/3 ANA\_B<7>) for 1/3 voltage division detection. Set reference voltage ( $V_{REF}$ ) as 1.428V or 1.224V via writing digital address 0x2b[1:0] with "2b'00" or "2b'10". Battery voltage, $$V_{\text{bat}}$$ , equals to $V_{\text{REF}} imes rac{ADC \ output}{2^n} imes 3$ . \*Note: In the formula above, ADC output is read from digital address {0x39, 0x38}, while "n" indicates the resolution configured in digital address 0x3c[5:3]. DS-TLSR8267-E24 118 Ver3.0.0 # 11.10 Register table Table 11- 1 Register table related to SAR ADC | Address | Mnemonic | R/W | Description | Default<br>value | |---------|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | | Dig | rital Register | | | 0x2b | ADCREF | RW | SAR ADC reference voltage selection [1:0]: Misc [3:2]: L 00: 1.428V 01: AVDD 10: 1.224V | 0x0b | | 0x2c | ADCMUXM | RW | [4:0]: Analog input selection bit for Misc 00000: no input 00001: ANA_C<0> 00010: ANA_C<1> 00011: ANA_C<6> 00100: ANA_C<7> 00101: ANA_B<0> 00110: ANA_B<0> 00110: ANA_B<1> 00111: ANA_B<2> 01000: ANA_B<3> 01001: ANA_B<4> 01001: ANA_B<5> 01011: ANA_B<6> 01100: ANA_B<6> 01100: ANA_B<7> 01101: pga_Vom (PGA minus output) 01110: pga_Vop (PGA positive output) 01111: tempsensor_n (temperature sensor negative) 10000: tempsensor_p (temperature sensor positive) 10001: AVSS 10010: 1/3 voltage division detection (selectable via analog register afe3V_reg02<5:4>) | 0x02 | DS-TLSR8267-E24 119 Ver3.0.0 | | | | Datasneet for Tellink BLE Soc T | - | | |---------|----------|-----|--------------------------------------------|------------------|--| | Address | Mnemonic | R/W | Description | Default<br>value | | | | | | | value | | | | | Dig | gital Register | | | | | | | others: reserved | | | | | | | [6:5]: Differential analog input selection | | | | | | | bits for Misc | | | | | | | 00: single-end | | | | | | | 01: ANA_B<1> as inverting input | | | | | | | 10: ANA_B<3> as inverting input | | | | | | | 11: pga_Vop (PGA positive output) as | | | | | | | inverting input | | | | | | | [7]: data format setting during Misc | | | | | | | period | | | | | | | 0: unsigned | | | | | | | 1: bit<14> is inverted | | | | | | | [4:0]: Analog input selection bit for L | | | | | | | [6:5]: Differential analog input selection | | | | 0x2d | ADCMUXL | RW | bits for L | 0x00 | | | | | | [7]: data format setting during L period | | | | | | | Refer to 0x2c | | | | 0x2e | ADCMUXR | RW | Reserved | 0x01 | | | | | | [2:0]: SAR ADC resolution selection for L | | | | | | | 000: 7 | | | | | | | 001: 9 | | | | | | | 010: 10 | | | | 0x2f | ADCRES | RW | 011: 11 | 0x01 | | | | | | 100: 12 | | | | | | | 101: 13 | | | | | | | 110: 14 | | | | | | | 111: 14 | | | | 0x30 | ADCMANAI | RW | ADC auto channel 0 (Misc) period low | 0xe0 | | | UXSU | ADCMAXML | LVV | byte | Oxeo | | | | | | ADC auto channel 0 (Misc) period high | | | | 0x31 | ٨٥٥٨٨٧٨٨ | RW | byte | 0,000 | | | OXST | ADCMAXMH | LVV | Period = { ADCMAXMH, ADCMAXML} | 0x00 | | | | | | system clocks | | | | | | | Datasneet for Tellink BLE SoC | | | | |---------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--| | Address | Mnemonic | R/W | Description | Default<br>value | | | | | | Dig | rital Register | <u> </u> | | | | 0x32 | ADCMAXLR | RW | ADC auto channel 1 (L)& 2 period Period = ADCMAXLR * 16 system clocks | | | | | 0x33 | ADCCTRL | RW | [0]: enable auto channel 1 (L) [2]: enable audio ADC output [3]: enable auto channel 0 (Misc) [5:4]: audio ADC mode 00: no audio; 01: mono; others: reserved [7:6]: ADC done signal select 01,11: rising; 10: falling | 0x27 | | | | 0x38 | ADCOUTPUT0 | R | ADC data lower bits | | | | | 0x39 | ADCOUTPUT1 | R | ADC data higher bits | | | | | 0x3a | ADCBUSY | R | ADC status [0]: ADC busy flag | | | | | 0x3c | ADCMRESSAMP | RW | [5:3]: SAR ADC resolution selection for Misc Refer to 0x2f[2:0] [2:0]: Select number of clock cycles for ADC Misc sampling time 000: 3 cycles 001: 6 cycles 010: 9 cycles 011: 12 cycles 100: 18 cycles 101: 24 cycles 111: 144 cycles | 0x00 | | | | 0x3d | ADCLSAMP | RW | 111: 144 cycles [2:0]: Select number of clock cycles for ADC L sampling time Refer to 0x3c[2:0] | | | | DS-TLSR8267-E24 121 Ver3.0.0 | Address | Mnemonic | R/W | Description | Default<br>value | | | |----------------------|------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--| | | Analog register | | | | | | | afe3V_reg02<br><5:4> | batdet_ctl_3v<br><1:0> | | choose IO power supply or IO input battery voltage for 1/3 voltage division detection 00: N/A 01: 1/3 Vddh (i.e. AVDD3) 10: 1/3 ANA_B<7> 11: N/A | 00 | | | DS-TLSR8267-E24 122 Ver3.0.0 #### **12 PGA** The TLSR8267/TLSR8267F512/TLSR8267F128 integrates a PGA (Programmable Gain Amplifier) module. The PGA serves to amplify the differential input signals from specified pins before ADC sampling. This function is especially necessary for weak mono audio signal input from analog microphone. Figure 12-1 PGA block diagram # 12.1 Power on/down The PGA is powered down by default. Analog register afe1P8V\_reg06<3> should be cleared to power on the PGA. ### 12.2 Input channel selection Input channel for PGA is selectable from two groups via digital core address 0x28[0]. If the bit is cleared, ANA\_C<3> and ANA\_C<2> are selected as positive and minus input of the PGA. If the bit is set to 1b'1, ANA\_C<5> and ANA\_C<4> are selected as positive and minus input of the PGA. DS-TLSR8267-E24 123 Ver3.0.0 ### 12.3 Gain setting The PGA consists of two stages of amplifiers including pre-amplifier and post-amplifier. Each stage has configurable gain. For pre-amplifier, there are two gain options: 0dB, 20dB. For post-amplifier, there are four gain options: 0dB, 3dB, 6dB, 9dB. Analog register afe1P8V\_reg07<0> serves to set the gain of pre-amplifier for PGA. Analog register afe1P8V\_reg07<2:1> serves to set the gain of post-amplifier for PGA. ### 12.4 PGA output Analog register afe1P8V\_reg06<2> serves to enable/disable PGA output. Disabling PGA output has a mute effect on audio input. ### 12.5 Register table Table 12-1 Analog register table related to PGA | Address Mnemonic | | Default<br>Value | Description | |----------------------|-----------------------|------------------|-----------------------------| | | | | Mute analog PGA | | 1P8V_reg06<2> | PGA_mute | 1 | 1: Mute | | | | | 0: Unmute | | 100V rog06/2> | 400V m 205 (2) DCA md | | Power down analog PGA | | 1P8V_reg06<3> PGA_pd | | 1 | 1: Power down | | | | | Analog PGA pre-amp and | | | | | post-amp gain setting | | | | | bit<0>: PGA pre-amp gain | | | | | Setting gain | | 1P8V_reg07<2:0> | PGA_gain_ctrl<2:0> | 000 | 0 OdB | | | | | 1 20dB | | | | | Bit<2:1>: PGA post-amp gain | | | | | Setting gain | | | | | 00 0dB | DS-TLSR8267-E24 124 Ver3.0.0 | Address | Mnemonic | Default<br>Value | Description | | |---------|----------|------------------|-------------|-----| | | | | 01 | 3dB | | | | | 10 | 6dB | | | | | 11 | 9dB | Table 12- 2 Digital register related to PGA | Address | Mnemonic | R/W | Description | Default<br>value | |---------|----------|-----|---------------------------------------------|------------------| | | | | [0] PGA input select | | | 0x28 | PGASELI | RW | 0: Select ANA_C<3> (Vip) and ANA_C<2> (Vim) | 0 | | | | | 1: Select ANA_C<5> (Vip) and ANA_C<4> (Vim) | | DS-TLSR8267-E24 125 Ver3.0.0 ### **13** Key Electrical Specifications ### 13.1 Absolute maximum ratings Table 13-1 Absolute Maximum Ratings | Characteristics | Sym. | Min. | Max | Unit | Test Condition | |------------------------------|-----------|------|-------------|------|--------------------------------------------------| | Supply Voltage | VDD | -0.3 | 3.9 | V | All AVDD and DVDD pin must have the same voltage | | Voltage on Input Pin | $V_{ln}$ | -0.3 | VDD+<br>0.3 | V | | | Output Voltage | $V_{Out}$ | 0 | VDD | V | | | Storage temperature<br>Range | $T_{Str}$ | -65 | 150 | °C | | | Soldering Temperature | $T_{Sld}$ | | 260 | °C | | **CAUTION:** Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # 13.2 Recommended operating condition Table 13-2 Recommended operation condition | Item | Sym. | Min | Тур. | Max | Unit | Condition | |--------------------------------------|------------------|-----|------|-----|------|-------------| | Power-supply voltage | VDD | 1.9 | 3.3 | 3.6 | ٧ | | | Supply rise time (from 1.6V to 2.8V) | t <sub>R</sub> | | | 0.5 | ms | | | Operating Temperature Dange | T <sub>Opr</sub> | -40 | | 85 | °C | ET versions | | Operating Temperature Range | | -40 | | 125 | °C | AT versions | DS-TLSR8267-E24 126 Ver3.0.0 ### 13.3 DC characteristics Table 13-3 DC characteristics (Test condition: VDD=3.3V, T=25 $^{\circ}$ C) | Item | Sym. | Min | Тур. | Max | Unit | Condition | |--------------------|-------------------|-----|------|-----|------|-----------------------------| | | | | | | | Continuous Tx transmission, | | | | - | 15 | - | mA | 0dBm output power, | | Tx Current | I_ | | | | | Transceiver only | | ix current | I <sub>Tx</sub> | | | | | Continuous Tx transmission, | | | | - | 22 | - | mA | Maximum output power, | | | | | | | | Transceiver only | | Rx Current | I <sub>Rx</sub> | _ | 12 | _ | mA | Continuous Rx reception, | | TX Current | 'RX | | 12 | _ | ША | Transceiver only | | Suspend Current | $I_{Susp}$ | - | 10 | - | uA | IO wakeup | | Suspend Current | $I_{Susp}$ | 1 | 12 | - | uA | Timer wakeup | | Deep sleep current | I <sub>Deep</sub> | - | 1.7 | - | uA | | # **13.4** AC characteristics Table 13-4 AC Characteristics (Test condition: VDD=3.3V, T=25°C) | Item | Sym. | Min | Тур. | Max | Unit | Condition | | | |--------------------------------------|------------------|---------------|-----------|--------|------|-----------|--|--| | | | Digital input | s/outputs | 5 | | | | | | Input high voltage | VIH | 0.7VDD | | VDD | ٧ | | | | | Input low voltage | VIL | VSS | | 0.3VDD | ٧ | | | | | Output high voltage | VOH | VDD-0.3 | | VDD | V | | | | | Output low voltage | VOL | VSS | | 0.3 | V | | | | | USB characteristics | | | | | | | | | | USB Output Signal Cross-over Voltage | V <sub>Crs</sub> | 1.3 | - | 2.0 | V | | | | DS-TLSR8267-E24 127 Ver3.0.0 | USEMICONDUCTOR - | Datasheet for Telink BLE SoC TLSR8267 | | | | | | | | |------------------------------|---------------------------------------|------------|-----------|-------|------|-------------|--|--| | Item | Sym. | Min | Тур. | Max | Unit | Condition | | | | RF performance | | | | | | | | | | Item | | Min | Тур | Max | Unit | | | | | | BLE | 1Mbps RF_R | x perform | nance | | | | | | Sensitivity | 1Mbps | -93 | -92 | | dBm | QFN32&QFN24 | | | | Sensitivity | τινιυμς | -92 | -91 | | dBm | QFN48 | | | | Frequency Offset Tolerance | | -300 | | +300 | KHz | | | | | Co-channel rejection | | | -7 | | dB | | | | | | ±1 MHz<br>offset | | 12 | | dB | | | | | In-band blocking | ±2 MHz<br>offset | | 33 | | dB | | | | | rejection | ±3 MHz<br>offset | | 35 | | dB | | | | | | >4MHz<br>offset | | 52 | | dB | | | | | Image rejection | | | 33 | | dB | | | | | | BLE | 1Mbps RF_T | x perform | nance | | | | | | Output nower | | | 7 | 8 | dBm | QFN32&QFN24 | | | | Output power | | | 6 | 7 | dBm | QFN48 | | | | Modulation 20dB<br>bandwidth | | | 1.3 | | MHz | | | | | | BLE 2Mbps RF_Rx performance | | | | | | | | | Sensitivity | 2Mbps | -90 | -89 | | dBm | | | | | Frequency Offset | | -200 | | +200 | KHz | | | | | | | | | | | | | | | Item | Sym. | Min | Тур. | Max | Unit | Condition | |---------------------------------------|------------------|------------|------------|------|----------|-------------------------------| | Tolerance | | | | | | | | Co-channel rejection | | | -7 | | dB | | | | ±1 MHz | | _ | | <u> </u> | | | | offset | | -7 | | dB | | | | ±2 MHz | | 10 | | dB | | | | offset | | 10 | | ив | | | In-band blocking | ±3 MHz | | 23 | | dB | | | rejection | offset | | 23 | | ив | | | rejection | ±4MHz | | 32 | | dB | | | | offset | | 52 | | ив | | | | >5MHz | | 52 | | dB | | | | offset | | <u> </u> | | u.b | | | | | | | | dB | | | Image rejection | | | 30 | | dB | | | | BLE | 2Mbps RF_T | x perform | ance | | | | Output power | | | 7 | 8 | dBm | | | Modulation 20dB | | | 2.6 | | MHz | | | bandwidth | | | 2.0 | | IVIIIZ | | | | | 12MHz/16N | 1Hz crysta | I | | | | Nominal frequency (parallel resonant) | f <sub>NOM</sub> | | 12 | | MHz | | | Frequency tolerance | $f_{TOL}$ | -20 | | +20 | Ppm | | | Load capacitance | C <sub>L</sub> | 5 | 12 | 18 | pF | Programmable on chip load cap | | Equivalent series resistance | ESR | | 50 | 100 | ohm | | | USEMICONDUCTOR - | | | | alaonoot ioi | 10 22 | E SoC TLSR8267 | | | | |-----------------------------------------------------------|-------------------|------------|------------|--------------|----------|-------------------------------|--|--|--| | ltem | Sym. | Min | Тур. | Max | Unit | Condition | | | | | | 32.768KHz crystal | | | | | | | | | | Nominal frequency (parallel resonant) | f <sub>NOM</sub> | | 32.768 | | KHz | | | | | | Frequency tolerance | $f_{TOL}$ | -100 | | +100 | Ppm | | | | | | Load capacitance | CL | 6 | | 12.5 | рF | Programmable on chip load cap | | | | | Equivalent series resistance | ESR | | 50 | 80 | koh<br>m | | | | | | | | 32MHz RC | oscillator | | | | | | | | Nominal frequency | $f_{NOM}$ | | 32 | | MHz | | | | | | Frequency tolerance | $f_{TOL}$ | | 1 | | % | On chip<br>calibration | | | | | | | 32kHz RC o | scillator | | | | | | | | Nominal frequency | $f_{NOM}$ | | 32 | | kHz | | | | | | Frequency tolerance | f <sub>τοι</sub> | | 0.03 | | % | On chip calibration | | | | | Calibration time | | | 3 | | ms | | | | | | | | AD | С | | | | | | | | Differential nonlinearity | DNL | | 3.3 | | LSB | | | | | | Integral nonlinearity | INL | | 6.7 | | LSB | | | | | | Signal-to-noise and distortion ratio (fin=1kHz, fS=16kHz) | SINAD | | 56 | | dB | | | | | | Spurious free dynamic range (fin=1kHz, fS=16kHz) | SFDR | | 63 | | dB | | | | | | Item | Sym. | Min | Тур. | Max | Unit | Condition | |---------------------|------|-----|------|-----|------|----------------| | Effective Number of | ENOD | | 10.5 | | bits | | | Bits | ENOB | | 10.5 | | DILS | | | | | | | 200 | VII. | 1.224V/1.428V | | Sampling frequency | Fs | | | 200 | KHz | reference | | | | | | 250 | KHz | AVDD reference | DS-TLSR8267-E24 131 Ver3.0.0 ### 14 Application ### 14.1 Application example for the TLSR8267ET48 #### 14.1.1 Schematic Figure 14-1Schematic for the TLSR8267ET48 DS-TLSR8267-E24 133 Ver3.0.0 # 14.1.2 Layout Figure 14- 2 Layout for the TLSR8267ET48 (Up: Top view; Down: Bottom view) # 14.1.3 BOM (Bill of Material) Table 14-1 BOM table for the TLSR8267ET48 | Quantity | Reference | Value | |----------|-----------|-------| | | C6 | 0.1uF | | | C24 | 0.1uF | | 6 | C27 | 0.1uF | | О | C38 | 0.1uF | | | C41 | 0.1uF | | | C49 | 0.1uF | | | C1 | 1uF | | | C2 | 1uF | | 6 | C4 | 1uF | | 0 | C5 | 1uF | | | C13 | 1uF | | | C17 | 1uF | | 1 | C10 | 4.7uF | | 1 | C11 | 4.7uF | | 2 | C12 | 22nF | | | C16 | 22nF | | 1 | C23 | 2.2nF | DS-TLSR8267-E24 134 Ver3.0.0 | 0 | | | |----------|-----------|----------------| | Quantity | Reference | Value | | 1 | C28 | 10nF | | | C7 | 10uF | | 3 | C39 | 10uF | | | C40 | 10uF | | 1 | D1 | LED | | 1 | D4 | 1PS79SB30 | | 1 | J2 | Amic | | 1 | J3 | USB_MiniABF | | 1 | J4 | BATTERY SOCKET | | 1 | L1 | 1nH | | 1 | L4 | BEAD_600 | | 1 | L9 | 2.2nH | | 2 | Q2 | PMOS_SI2301 | | 2 | Q9 | PMOS_SI2301 | | 1 | R1 | 1K | | | R2 | 3.3K | | | R7 | 3.3K | | 4 | R16 | 3.3K | | | R19 | 3.3K | | 1 | R3 | 100K | | 2 | R8 | 4.7K | | 2 | R18 | 4.7K | | 1 | R12 | 2K | | 1 | R14 | 2M | | 2 | R17 | 1M | | 2 | R67 | 1M | | 1 | R51 | 1K | | 2 | R69 | 33 | | 2 | R70 | 33 | | 1 | R71 | 10K | | | SW1 | SW2PIN_2.2x4.0 | | | SW2 | SW2PIN_2.2x4.0 | | | SW3 | SW2PIN_2.2x4.0 | | | SW4 | SW2PIN_2.2x4.0 | | 20 | SW5 | SW2PIN_2.2x4.0 | | | SW6 | SW2PIN_2.2x4.0 | | | SW7 | SW2PIN_2.2x4.0 | | | SW8 | SW2PIN_2.2x4.0 | | | SW9 | SW2PIN_2.2x4.0 | | Quantity | Reference | Value | |----------|-----------|-------------------------| | | SW11 | SW2PIN_2.2x4.0 | | | SW12 | SW2PIN_2.2x4.0 | | | SW13 | SW2PIN_2.2x4.0 | | | SW15 | SW2PIN_2.2x4.0 | | | SW16 | SW2PIN_2.2x4.0 | | | SW17 | SW2PIN_2.2x4.0 | | | SW19 | SW2PIN_2.2x4.0 | | | SW20 | SW2PIN_2.2x4.0 | | | SW21 | SW2PIN_2.2x4.0 | | | SW23 | SW2PIN_2.2x4.0 | | | SW24 | SW2PIN_2.2x4.0 | | 1 | U2 | GD25Q40B/20B | | 1 | U3 | TLSR8267ET48 | | 1 | U4 | CE3150 | | 1 | U5 | XC6219_3.3V_SOT-23-5 | | 1 | U7 | MPU6050 | | 1 | Y1 | 12MHZ - 12pF - +/-20ppm | # 14.2 Application example for the TLSR8267F512ET48 ### 14.2.1 Schematic Figure 14-3 Schematic for the TLSR8267F512ET48 DS-TLSR8267-E24 137 Ver3.0.0 # 14.2.2 Layout Figure 14- 4 Layout for the TLSR8267F512ET48 (Left: Top view; Right: Bottom view) # 14.2.3 BOM (Bill of Material) Table 14-2 BOM table for the TLSR8267F512ET48 | Quantity | Reference | Value | PCB Footprint | Description | |----------|------------|-----------|---------------|-------------| | 2 | CD1 | 220uF/16V | В | Capacitor | | 2 | CD2 | 220uF/16V | В | Capacitor | | | C1 | 1uF | 0402 | Capacitor | | | C4 | 1uF | 0402 | Capacitor | | | C5 | 1uF | 0402 | Capacitor | | 10 | C6 | 1uF | 0402 | Capacitor | | 10 | <b>C</b> 9 | 1uF | 0402 | Capacitor | | | C7 | 1uF | 0402 | Capacitor | | | C21 | 1uF | 0402 | Capacitor | | | C22 | 1uF | 0402 | Capacitor | DS-TLSR8267-E24 138 Ver3.0.0 | Quantity | Reference | Value | PCB Footprint | Description | |----------|------------|-------------|---------------------|-------------| | <b>-</b> | C23 | 1uF | 0402 | Capacitor | | | C24 | 1uF | 0402 | Capacitor | | 1 | C14 | 220nF | 0402 | Capacitor | | 1 | C18 | 0.1uF | 0402 | Capacitor | | - | C8 | 10uF | 0603C | Capacitor | | | C26 | 10uF | 0603C | Capacitor | | 4 | C27 | 10uF | 0603C | Capacitor | | | C28 | 10uF | 0603C | Capacitor | | | C33 | 1.5pF | 0402 | Capacitor | | 2 | C34 | 1.5pF | 0402 | Capacitor | | 1 | D1 | Blue | 0603-LED | LED | | 1 | D2 | Green | 0603-LED | LED | | 1 | D3 | White | 0603-LED | LED | | 1 | D4 | Red | 0603-LED | LED | | 1 | J1 | USB MiniABF | usb female thr 4pin | USB Jack | | 1 | J7 | USB MiniABF | USB-MINI-F5 | USB Jack | | <b>T</b> | J2 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | | J9 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | | J10 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | | J10<br>J11 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | 9 | J11<br>J12 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | 9 | J13 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | | J15 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | | J16 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | | J17 | HEADER 1X2 | 1x2-2.54mm (Male) | Header | | 1 | J3 | HEADER 1X6 | 1x6-2.54mm (Male) | Header | | 1 | J5 | HEADER 3X2 | 2x3-2.54mm (Male) | Header | | 1 | J8 | HEADER 7X2 | 2x7-2.54mm (Male) | Header | | 1 | J4 | MM8130 | MM8130-2600 | RF Jack | | - | J-1 | IVIIVIOISO | WWW.0130 2000 | Not | | 1 | J6 | PJ327 | PJ-327 | mounted | | 1 | L1 | 2.2nH | 0402 | Inductor | | | L2 | 150uH | 08051 | Inductor | | 2 | L3 | 150uH | 08051 | Inductor | | _ | L4 | BEAD_600 | 0402 | Bead | | 2 | L5 | BEAD_600 | 0402 | Bead | | 1 | L7 | 3.6nH | 0402 | Inductor | | 1 | R3 | 1K | 0402 | Resistor | | | R4 | 3.3K | 0402 | Resistor | | 4 | R14 | 3.3K | 0402 | Resistor | | | R15 | 3.3K | 0402 | Resistor | | Quantity | Reference | Value | PCB Footprint | Description | |----------|-----------|-----------------------------|-----------------------------|----------------| | | R8 | 3.3K | 0402 | Resistor | | 3 | R5 | 750R | 0402 | Resistor | | | R6 | 750R | 0402 | Resistor | | | R7 | 750R | 0402 | Resistor | | 1 | R13 | 100K | 0402 | Resistor | | 1 | R9 | 10K | 0402 | Resistor | | 2 | R16 | 2.2K | 0402 | Not | | | | | | mounted | | | R17 | 2.2K | 0402 | Not | | | | | | mounted | | 2 | R23 | 33 | 0402 | Resistor | | | R24 | 33 | 0402 | Resistor | | 2 | SW1 | BUT1 | butsmd2px4_00y3_00_nh | Button | | | SW2 | BUT1 | butsmd2px4_00y3_00_nh | Button | | 1 | U1 | TLSR8267F512ET48 | qfn_7x7_48pin_0p5_4p20x4p20 | SOC_RF | | 1 | U3 | SPU0410LR5H | DMIC | Not | | | | VCC240, 2 2V, COT | | mounted | | 1 | U4 | XC6219_3.3V_SOT-<br>23-5 | sot-23-5 | LDO | | 1 | U5 | MFI | MFI | Not . | | | | | | mounted | | 1 | Y1 | 12Mhz - 12pf -<br>+/-20ppm | OSCCC250X320X110 | Crystal | | 1 | Y2 | 32.768Khz -9pf-<br>+/-20ppm | OSC_2x6 | Not<br>mounted | # 14.3 Application example for the TLSR8267F512ET32 ### 14.3.1 Schematic Figure 14- 5Schematic for the TLSR8267F512ET32 DS-TLSR8267-E24 141 Ver3.0.0 # 14.3.2 Layout Figure 14- 6 Layout for the TLSR8267F512ET32 (Up: Top view; Down: Bottom view) # 14.3.3 BOM (Bill of Material) Table 14-3 BOM table for the TLSR8267F512ET32 | Quantity | Reference | Value | PCB Footprint | Description | |----------|------------|-------|---------------|-------------| | 6 | C2 | 1uF | 0402 | Capacitor | | | C3 | 1uF | 0402 | Capacitor | | | C5 | 1uF | 0402 | Capacitor | | | C6 | 1uF | 0402 | Capacitor | | | C7 | 1uF | 0402 | Capacitor | | | C12 | 1uF | 0402 | Capacitor | | 4 | C4 | 10uF | 0603C | Capacitor | | | C8 | 10uF | 0603C | Capacitor | | | C11 | 10uF | 0603C | Capacitor | | | C15 | 10uF | 0603C | Capacitor | | 2 | <b>C</b> 9 | 1.5pF | 0402 | Capacitor | | | C10 | 1.5pF | 0402 | Capacitor | DS-TLSR8267-E24 142 Ver3.0.0 | Quantity | Reference | Value | PCB Footprint | Description | |----------|-----------|----------------------------|-----------------------------|-------------| | 2 | C13 | ЗрҒ | 0402 | Capacitor | | | C14 | 3pF | 0402 | Capacitor | | 1 | D1 | Green | 0603-LED | LED | | 1 | D2 | Blue | 0603-LED | LED | | 1 | D3 | Red | 0603-LED | LED | | 1 | D4 | White | 0603-LED | LED | | 1 | J2 | USB_SMT_4PIN | USB Female 4pin | USB Jack | | 1 | J5 | MM8130 | MM8130-2600 | RF Jack | | 1 | J4 | Header 1X3 | 1x3-2.54mm (female) | Header | | 1 | J18 | HEADER 4X2 | 2x4-2.54mm (female) | Header | | 1 | J20 | Header 1X2 | 1x2-2.54mm (female) | Header | | 1 | J21 | HEADER 3X2 | 2x3-2.54mm (female) | Header | | 1 | J22 | HEADER 2X2 | 2x2-2.54mm (female) | Header | | 1 | L8 | 7.5nH | 0402 | Inductor | | 1 | L9 | 3.3nH | 0402 | Inductor | | 2 | R2 | 33 | 0402 | Resistor | | 2 | R3 | 33 | 0402 | Resistor | | 1 | R4 | 10 | 0402 | Resistor | | | R5 | 750R | 0402 | Resistor | | 3 | R7 | 750R | 0402 | Resistor | | | R8 | 750R | 0402 | Resistor | | 1 | R6 | 3.3K | 0402 | Resistor | | 1 | SW1 | But1 | butsmd2px4_00y3_00_nh | Button | | 1 | SW2 | But2 | butsmd2px4_00y3_00_nh | Button | | 1 | U3 | TLSR8267F512ET32 | qfn_5x5_32pin_0p5_2p50x2p50 | SOC_RF | | 1 | U4 | XC6219_3.3V_SOT-23-5 | sot-23-5 | LDO | | 1 | Y3 | 12Mhz - 12pf -<br>+/-20ppm | OSCCC250X320X110 | Crystal |